1b5cec4c5SDavid Gibson /* 2b5cec4c5SDavid Gibson * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3b5cec4c5SDavid Gibson * 4b5cec4c5SDavid Gibson * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5b5cec4c5SDavid Gibson * 6b5cec4c5SDavid Gibson * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7b5cec4c5SDavid Gibson * 8b5cec4c5SDavid Gibson * Permission is hereby granted, free of charge, to any person obtaining a copy 9b5cec4c5SDavid Gibson * of this software and associated documentation files (the "Software"), to deal 10b5cec4c5SDavid Gibson * in the Software without restriction, including without limitation the rights 11b5cec4c5SDavid Gibson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12b5cec4c5SDavid Gibson * copies of the Software, and to permit persons to whom the Software is 13b5cec4c5SDavid Gibson * furnished to do so, subject to the following conditions: 14b5cec4c5SDavid Gibson * 15b5cec4c5SDavid Gibson * The above copyright notice and this permission notice shall be included in 16b5cec4c5SDavid Gibson * all copies or substantial portions of the Software. 17b5cec4c5SDavid Gibson * 18b5cec4c5SDavid Gibson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19b5cec4c5SDavid Gibson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20b5cec4c5SDavid Gibson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21b5cec4c5SDavid Gibson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22b5cec4c5SDavid Gibson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23b5cec4c5SDavid Gibson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24b5cec4c5SDavid Gibson * THE SOFTWARE. 25b5cec4c5SDavid Gibson * 26b5cec4c5SDavid Gibson */ 27b5cec4c5SDavid Gibson #if !defined(__XICS_H__) 28b5cec4c5SDavid Gibson #define __XICS_H__ 29b5cec4c5SDavid Gibson 30c04d6cfaSAnthony Liguori #include "hw/sysbus.h" 31c04d6cfaSAnthony Liguori 325a3d7b23SAlexey Kardashevskiy #define TYPE_XICS_COMMON "xics-common" 335a3d7b23SAlexey Kardashevskiy #define XICS_COMMON(obj) OBJECT_CHECK(XICSState, (obj), TYPE_XICS_COMMON) 345a3d7b23SAlexey Kardashevskiy 35c04d6cfaSAnthony Liguori #define TYPE_XICS "xics" 36c04d6cfaSAnthony Liguori #define XICS(obj) OBJECT_CHECK(XICSState, (obj), TYPE_XICS) 37c04d6cfaSAnthony Liguori 3811ad93f6SDavid Gibson #define TYPE_KVM_XICS "xics-kvm" 3911ad93f6SDavid Gibson #define KVM_XICS(obj) OBJECT_CHECK(KVMXICSState, (obj), TYPE_KVM_XICS) 4011ad93f6SDavid Gibson 415a3d7b23SAlexey Kardashevskiy #define XICS_COMMON_CLASS(klass) \ 425a3d7b23SAlexey Kardashevskiy OBJECT_CLASS_CHECK(XICSStateClass, (klass), TYPE_XICS_COMMON) 435a3d7b23SAlexey Kardashevskiy #define XICS_CLASS(klass) \ 445a3d7b23SAlexey Kardashevskiy OBJECT_CLASS_CHECK(XICSStateClass, (klass), TYPE_XICS) 455a3d7b23SAlexey Kardashevskiy #define XICS_COMMON_GET_CLASS(obj) \ 465a3d7b23SAlexey Kardashevskiy OBJECT_GET_CLASS(XICSStateClass, (obj), TYPE_XICS_COMMON) 475a3d7b23SAlexey Kardashevskiy #define XICS_GET_CLASS(obj) \ 485a3d7b23SAlexey Kardashevskiy OBJECT_GET_CLASS(XICSStateClass, (obj), TYPE_XICS) 495a3d7b23SAlexey Kardashevskiy 50b5cec4c5SDavid Gibson #define XICS_IPI 0x2 51c04d6cfaSAnthony Liguori #define XICS_BUID 0x1 52c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE (XICS_BUID << 12) 53b5cec4c5SDavid Gibson 54c04d6cfaSAnthony Liguori /* 55c04d6cfaSAnthony Liguori * We currently only support one BUID which is our interrupt base 56c04d6cfaSAnthony Liguori * (the kernel implementation supports more but we don't exploit 57c04d6cfaSAnthony Liguori * that yet) 58c04d6cfaSAnthony Liguori */ 595a3d7b23SAlexey Kardashevskiy typedef struct XICSStateClass XICSStateClass; 60c04d6cfaSAnthony Liguori typedef struct XICSState XICSState; 61d1b5682dSAlexey Kardashevskiy typedef struct ICPStateClass ICPStateClass; 62c04d6cfaSAnthony Liguori typedef struct ICPState ICPState; 63d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass; 64c04d6cfaSAnthony Liguori typedef struct ICSState ICSState; 65c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState; 66b5cec4c5SDavid Gibson 675a3d7b23SAlexey Kardashevskiy struct XICSStateClass { 685a3d7b23SAlexey Kardashevskiy DeviceClass parent_class; 695a3d7b23SAlexey Kardashevskiy 705eb92cccSAlexey Kardashevskiy void (*cpu_setup)(XICSState *icp, PowerPCCPU *cpu); 715a3d7b23SAlexey Kardashevskiy void (*set_nr_irqs)(XICSState *icp, uint32_t nr_irqs, Error **errp); 725a3d7b23SAlexey Kardashevskiy void (*set_nr_servers)(XICSState *icp, uint32_t nr_servers, Error **errp); 735a3d7b23SAlexey Kardashevskiy }; 745a3d7b23SAlexey Kardashevskiy 75c04d6cfaSAnthony Liguori struct XICSState { 76c04d6cfaSAnthony Liguori /*< private >*/ 77c04d6cfaSAnthony Liguori SysBusDevice parent_obj; 78c04d6cfaSAnthony Liguori /*< public >*/ 79c04d6cfaSAnthony Liguori uint32_t nr_servers; 80c04d6cfaSAnthony Liguori uint32_t nr_irqs; 81c04d6cfaSAnthony Liguori ICPState *ss; 82c04d6cfaSAnthony Liguori ICSState *ics; 83c04d6cfaSAnthony Liguori }; 84b5cec4c5SDavid Gibson 85c04d6cfaSAnthony Liguori #define TYPE_ICP "icp" 86c04d6cfaSAnthony Liguori #define ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_ICP) 87c04d6cfaSAnthony Liguori 8811ad93f6SDavid Gibson #define TYPE_KVM_ICP "icp-kvm" 8911ad93f6SDavid Gibson #define KVM_ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_KVM_ICP) 9011ad93f6SDavid Gibson 91d1b5682dSAlexey Kardashevskiy #define ICP_CLASS(klass) \ 92d1b5682dSAlexey Kardashevskiy OBJECT_CLASS_CHECK(ICPStateClass, (klass), TYPE_ICP) 93d1b5682dSAlexey Kardashevskiy #define ICP_GET_CLASS(obj) \ 94d1b5682dSAlexey Kardashevskiy OBJECT_GET_CLASS(ICPStateClass, (obj), TYPE_ICP) 95d1b5682dSAlexey Kardashevskiy 96d1b5682dSAlexey Kardashevskiy struct ICPStateClass { 97d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 98d1b5682dSAlexey Kardashevskiy 99d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICPState *s); 100d1b5682dSAlexey Kardashevskiy int (*post_load)(ICPState *s, int version_id); 101d1b5682dSAlexey Kardashevskiy }; 102d1b5682dSAlexey Kardashevskiy 103c04d6cfaSAnthony Liguori struct ICPState { 104c04d6cfaSAnthony Liguori /*< private >*/ 105c04d6cfaSAnthony Liguori DeviceState parent_obj; 106c04d6cfaSAnthony Liguori /*< public >*/ 10711ad93f6SDavid Gibson CPUState *cs; 108c04d6cfaSAnthony Liguori uint32_t xirr; 109c04d6cfaSAnthony Liguori uint8_t pending_priority; 110c04d6cfaSAnthony Liguori uint8_t mfrr; 111c04d6cfaSAnthony Liguori qemu_irq output; 112c04d6cfaSAnthony Liguori }; 113c04d6cfaSAnthony Liguori 114c04d6cfaSAnthony Liguori #define TYPE_ICS "ics" 115c04d6cfaSAnthony Liguori #define ICS(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS) 116c04d6cfaSAnthony Liguori 11711ad93f6SDavid Gibson #define TYPE_KVM_ICS "icskvm" 11811ad93f6SDavid Gibson #define KVM_ICS(obj) OBJECT_CHECK(ICSState, (obj), TYPE_KVM_ICS) 11911ad93f6SDavid Gibson 120d1b5682dSAlexey Kardashevskiy #define ICS_CLASS(klass) \ 121d1b5682dSAlexey Kardashevskiy OBJECT_CLASS_CHECK(ICSStateClass, (klass), TYPE_ICS) 122d1b5682dSAlexey Kardashevskiy #define ICS_GET_CLASS(obj) \ 123d1b5682dSAlexey Kardashevskiy OBJECT_GET_CLASS(ICSStateClass, (obj), TYPE_ICS) 124d1b5682dSAlexey Kardashevskiy 125d1b5682dSAlexey Kardashevskiy struct ICSStateClass { 126d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 127d1b5682dSAlexey Kardashevskiy 128d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICSState *s); 129d1b5682dSAlexey Kardashevskiy int (*post_load)(ICSState *s, int version_id); 130d1b5682dSAlexey Kardashevskiy }; 131d1b5682dSAlexey Kardashevskiy 132c04d6cfaSAnthony Liguori struct ICSState { 133c04d6cfaSAnthony Liguori /*< private >*/ 134c04d6cfaSAnthony Liguori DeviceState parent_obj; 135c04d6cfaSAnthony Liguori /*< public >*/ 136c04d6cfaSAnthony Liguori uint32_t nr_irqs; 137c04d6cfaSAnthony Liguori uint32_t offset; 138c04d6cfaSAnthony Liguori qemu_irq *qirqs; 139c04d6cfaSAnthony Liguori bool *islsi; 140c04d6cfaSAnthony Liguori ICSIRQState *irqs; 141c04d6cfaSAnthony Liguori XICSState *icp; 142c04d6cfaSAnthony Liguori }; 143c04d6cfaSAnthony Liguori 144c04d6cfaSAnthony Liguori struct ICSIRQState { 145c04d6cfaSAnthony Liguori uint32_t server; 146c04d6cfaSAnthony Liguori uint8_t priority; 147c04d6cfaSAnthony Liguori uint8_t saved_priority; 148c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED 0x1 149c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT 0x2 150c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED 0x4 151c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING 0x8 152c04d6cfaSAnthony Liguori uint8_t status; 153c04d6cfaSAnthony Liguori }; 154c04d6cfaSAnthony Liguori 155*9dbae977SBadari Pulavarty #define XICS_IRQS 1024 156*9dbae977SBadari Pulavarty 157c04d6cfaSAnthony Liguori qemu_irq xics_get_qirq(XICSState *icp, int irq); 158c04d6cfaSAnthony Liguori void xics_set_irq_type(XICSState *icp, int irq, bool lsi); 159c04d6cfaSAnthony Liguori 160c04d6cfaSAnthony Liguori void xics_cpu_setup(XICSState *icp, PowerPCCPU *cpu); 161b5cec4c5SDavid Gibson 162b5cec4c5SDavid Gibson #endif /* __XICS_H__ */ 163