1b5cec4c5SDavid Gibson /* 2b5cec4c5SDavid Gibson * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3b5cec4c5SDavid Gibson * 4b5cec4c5SDavid Gibson * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5b5cec4c5SDavid Gibson * 6b5cec4c5SDavid Gibson * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7b5cec4c5SDavid Gibson * 8b5cec4c5SDavid Gibson * Permission is hereby granted, free of charge, to any person obtaining a copy 9b5cec4c5SDavid Gibson * of this software and associated documentation files (the "Software"), to deal 10b5cec4c5SDavid Gibson * in the Software without restriction, including without limitation the rights 11b5cec4c5SDavid Gibson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12b5cec4c5SDavid Gibson * copies of the Software, and to permit persons to whom the Software is 13b5cec4c5SDavid Gibson * furnished to do so, subject to the following conditions: 14b5cec4c5SDavid Gibson * 15b5cec4c5SDavid Gibson * The above copyright notice and this permission notice shall be included in 16b5cec4c5SDavid Gibson * all copies or substantial portions of the Software. 17b5cec4c5SDavid Gibson * 18b5cec4c5SDavid Gibson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19b5cec4c5SDavid Gibson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20b5cec4c5SDavid Gibson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21b5cec4c5SDavid Gibson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22b5cec4c5SDavid Gibson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23b5cec4c5SDavid Gibson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24b5cec4c5SDavid Gibson * THE SOFTWARE. 25b5cec4c5SDavid Gibson * 26b5cec4c5SDavid Gibson */ 272a6a4076SMarkus Armbruster 282a6a4076SMarkus Armbruster #ifndef XICS_H 292a6a4076SMarkus Armbruster #define XICS_H 30b5cec4c5SDavid Gibson 31c04d6cfaSAnthony Liguori #include "hw/sysbus.h" 32c04d6cfaSAnthony Liguori 33b5cec4c5SDavid Gibson #define XICS_IPI 0x2 34c04d6cfaSAnthony Liguori #define XICS_BUID 0x1 35c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE (XICS_BUID << 12) 36b5cec4c5SDavid Gibson 37c04d6cfaSAnthony Liguori /* 38c04d6cfaSAnthony Liguori * We currently only support one BUID which is our interrupt base 39c04d6cfaSAnthony Liguori * (the kernel implementation supports more but we don't exploit 40c04d6cfaSAnthony Liguori * that yet) 41c04d6cfaSAnthony Liguori */ 42d1b5682dSAlexey Kardashevskiy typedef struct ICPStateClass ICPStateClass; 43c04d6cfaSAnthony Liguori typedef struct ICPState ICPState; 44d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass; 45c04d6cfaSAnthony Liguori typedef struct ICSState ICSState; 46c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState; 472cd908d0SCédric Le Goater typedef struct XICSFabric XICSFabric; 48b5cec4c5SDavid Gibson 49c04d6cfaSAnthony Liguori #define TYPE_ICP "icp" 50c04d6cfaSAnthony Liguori #define ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_ICP) 51c04d6cfaSAnthony Liguori 5211ad93f6SDavid Gibson #define TYPE_KVM_ICP "icp-kvm" 5311ad93f6SDavid Gibson #define KVM_ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_KVM_ICP) 5411ad93f6SDavid Gibson 55d1b5682dSAlexey Kardashevskiy #define ICP_CLASS(klass) \ 56d1b5682dSAlexey Kardashevskiy OBJECT_CLASS_CHECK(ICPStateClass, (klass), TYPE_ICP) 57d1b5682dSAlexey Kardashevskiy #define ICP_GET_CLASS(obj) \ 58d1b5682dSAlexey Kardashevskiy OBJECT_GET_CLASS(ICPStateClass, (obj), TYPE_ICP) 59d1b5682dSAlexey Kardashevskiy 60d1b5682dSAlexey Kardashevskiy struct ICPStateClass { 61d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 62d1b5682dSAlexey Kardashevskiy 63d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICPState *s); 64d1b5682dSAlexey Kardashevskiy int (*post_load)(ICPState *s, int version_id); 65f0232434SCédric Le Goater void (*cpu_setup)(ICPState *icp, PowerPCCPU *cpu); 66d1b5682dSAlexey Kardashevskiy }; 67d1b5682dSAlexey Kardashevskiy 68c04d6cfaSAnthony Liguori struct ICPState { 69c04d6cfaSAnthony Liguori /*< private >*/ 70c04d6cfaSAnthony Liguori DeviceState parent_obj; 71c04d6cfaSAnthony Liguori /*< public >*/ 7211ad93f6SDavid Gibson CPUState *cs; 73cc706a53SBenjamin Herrenschmidt ICSState *xirr_owner; 74c04d6cfaSAnthony Liguori uint32_t xirr; 75c04d6cfaSAnthony Liguori uint8_t pending_priority; 76c04d6cfaSAnthony Liguori uint8_t mfrr; 77c04d6cfaSAnthony Liguori qemu_irq output; 78a45863bdSBharata B Rao bool cap_irq_xics_enabled; 79d49c603bSCédric Le Goater 802cd908d0SCédric Le Goater XICSFabric *xics; 81c04d6cfaSAnthony Liguori }; 82c04d6cfaSAnthony Liguori 83d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_BASE "ics-base" 84d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_BASE) 85c04d6cfaSAnthony Liguori 86d4d7a59aSBenjamin Herrenschmidt /* Retain ics for sPAPR for migration from existing sPAPR guests */ 87d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_SIMPLE "ics" 88d4d7a59aSBenjamin Herrenschmidt #define ICS_SIMPLE(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_SIMPLE) 8911ad93f6SDavid Gibson 90d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_KVM "icskvm" 91d4d7a59aSBenjamin Herrenschmidt #define ICS_KVM(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_KVM) 92d4d7a59aSBenjamin Herrenschmidt 93d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE_CLASS(klass) \ 94d4d7a59aSBenjamin Herrenschmidt OBJECT_CLASS_CHECK(ICSStateClass, (klass), TYPE_ICS_BASE) 95d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE_GET_CLASS(obj) \ 96d4d7a59aSBenjamin Herrenschmidt OBJECT_GET_CLASS(ICSStateClass, (obj), TYPE_ICS_BASE) 97d1b5682dSAlexey Kardashevskiy 98d1b5682dSAlexey Kardashevskiy struct ICSStateClass { 99d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 100d1b5682dSAlexey Kardashevskiy 1014e4169f7SCédric Le Goater void (*realize)(DeviceState *dev, Error **errp); 102d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICSState *s); 103d1b5682dSAlexey Kardashevskiy int (*post_load)(ICSState *s, int version_id); 104d4d7a59aSBenjamin Herrenschmidt void (*reject)(ICSState *s, uint32_t irq); 105d4d7a59aSBenjamin Herrenschmidt void (*resend)(ICSState *s); 106d4d7a59aSBenjamin Herrenschmidt void (*eoi)(ICSState *s, uint32_t irq); 107d1b5682dSAlexey Kardashevskiy }; 108d1b5682dSAlexey Kardashevskiy 109c04d6cfaSAnthony Liguori struct ICSState { 110c04d6cfaSAnthony Liguori /*< private >*/ 111c04d6cfaSAnthony Liguori DeviceState parent_obj; 112c04d6cfaSAnthony Liguori /*< public >*/ 113c04d6cfaSAnthony Liguori uint32_t nr_irqs; 114c04d6cfaSAnthony Liguori uint32_t offset; 115c04d6cfaSAnthony Liguori qemu_irq *qirqs; 116c04d6cfaSAnthony Liguori ICSIRQState *irqs; 117b4f27d71SCédric Le Goater XICSFabric *xics; 118c04d6cfaSAnthony Liguori }; 119c04d6cfaSAnthony Liguori 1209c7027baSBenjamin Herrenschmidt static inline bool ics_valid_irq(ICSState *ics, uint32_t nr) 1219c7027baSBenjamin Herrenschmidt { 12215ed653fSBenjamin Herrenschmidt return (ics->offset != 0) && (nr >= ics->offset) 1239c7027baSBenjamin Herrenschmidt && (nr < (ics->offset + ics->nr_irqs)); 1249c7027baSBenjamin Herrenschmidt } 1259c7027baSBenjamin Herrenschmidt 126c04d6cfaSAnthony Liguori struct ICSIRQState { 127c04d6cfaSAnthony Liguori uint32_t server; 128c04d6cfaSAnthony Liguori uint8_t priority; 129c04d6cfaSAnthony Liguori uint8_t saved_priority; 130c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED 0x1 131c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT 0x2 132c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED 0x4 133c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING 0x8 134c04d6cfaSAnthony Liguori uint8_t status; 1354af88944SAlexey Kardashevskiy /* (flags & XICS_FLAGS_IRQ_MASK) == 0 means the interrupt is not allocated */ 1364af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_LSI 0x1 1374af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MSI 0x2 1384af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MASK 0x3 1394af88944SAlexey Kardashevskiy uint8_t flags; 140c04d6cfaSAnthony Liguori }; 141c04d6cfaSAnthony Liguori 14251b18005SCédric Le Goater typedef struct XICSFabric { 14351b18005SCédric Le Goater Object parent; 14451b18005SCédric Le Goater } XICSFabric; 14551b18005SCédric Le Goater 14651b18005SCédric Le Goater #define TYPE_XICS_FABRIC "xics-fabric" 14751b18005SCédric Le Goater #define XICS_FABRIC(obj) \ 14851b18005SCédric Le Goater OBJECT_CHECK(XICSFabric, (obj), TYPE_XICS_FABRIC) 14951b18005SCédric Le Goater #define XICS_FABRIC_CLASS(klass) \ 15051b18005SCédric Le Goater OBJECT_CLASS_CHECK(XICSFabricClass, (klass), TYPE_XICS_FABRIC) 15151b18005SCédric Le Goater #define XICS_FABRIC_GET_CLASS(obj) \ 15251b18005SCédric Le Goater OBJECT_GET_CLASS(XICSFabricClass, (obj), TYPE_XICS_FABRIC) 15351b18005SCédric Le Goater 15451b18005SCédric Le Goater typedef struct XICSFabricClass { 15551b18005SCédric Le Goater InterfaceClass parent; 15651b18005SCédric Le Goater ICSState *(*ics_get)(XICSFabric *xi, int irq); 15751b18005SCédric Le Goater void (*ics_resend)(XICSFabric *xi); 158b2fc59aaSCédric Le Goater ICPState *(*icp_get)(XICSFabric *xi, int server); 15951b18005SCédric Le Goater } XICSFabricClass; 16051b18005SCédric Le Goater 161161deaf2SBenjamin Herrenschmidt #define XICS_IRQS_SPAPR 1024 1629dbae977SBadari Pulavarty 163681bfadeSCédric Le Goater int spapr_ics_alloc(ICSState *ics, int irq_hint, bool lsi, Error **errp); 164681bfadeSCédric Le Goater int spapr_ics_alloc_block(ICSState *ics, int num, bool lsi, bool align, 165a005b3efSGreg Kurz Error **errp); 166681bfadeSCédric Le Goater void spapr_ics_free(ICSState *ics, int irq, int num); 167b0ec3129SCédric Le Goater void spapr_dt_xics(int nr_servers, void *fdt, uint32_t phandle); 168c04d6cfaSAnthony Liguori 169b4f27d71SCédric Le Goater qemu_irq xics_get_qirq(XICSFabric *xi, int irq); 170b4f27d71SCédric Le Goater ICPState *xics_icp_get(XICSFabric *xi, int server); 171b4f27d71SCédric Le Goater void xics_cpu_setup(XICSFabric *xi, PowerPCCPU *cpu); 172b4f27d71SCédric Le Goater void xics_cpu_destroy(XICSFabric *xi, PowerPCCPU *cpu); 173b5cec4c5SDavid Gibson 1749c7027baSBenjamin Herrenschmidt /* Internal XICS interfaces */ 1759c7027baSBenjamin Herrenschmidt int xics_get_cpu_index_by_dt_id(int cpu_dt_id); 1769c7027baSBenjamin Herrenschmidt 177e3403258SCédric Le Goater void icp_set_cppr(ICPState *icp, uint8_t cppr); 178e3403258SCédric Le Goater void icp_set_mfrr(ICPState *icp, uint8_t mfrr); 1799c7027baSBenjamin Herrenschmidt uint32_t icp_accept(ICPState *ss); 1801cbd2220SBenjamin Herrenschmidt uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr); 181e3403258SCédric Le Goater void icp_eoi(ICPState *icp, uint32_t xirr); 1829c7027baSBenjamin Herrenschmidt 183d4d7a59aSBenjamin Herrenschmidt void ics_simple_write_xive(ICSState *ics, int nr, int server, 1849c7027baSBenjamin Herrenschmidt uint8_t priority, uint8_t saved_priority); 1859c7027baSBenjamin Herrenschmidt 1869c7027baSBenjamin Herrenschmidt void ics_set_irq_type(ICSState *ics, int srcno, bool lsi); 187*6449da45SCédric Le Goater void icp_pic_print_info(ICPState *icp, Monitor *mon); 188*6449da45SCédric Le Goater void ics_pic_print_info(ICSState *ics, Monitor *mon); 1899c7027baSBenjamin Herrenschmidt 1907844e12bSCédric Le Goater void ics_resend(ICSState *ics); 191b2fc59aaSCédric Le Goater void icp_resend(ICPState *ss); 1929c7027baSBenjamin Herrenschmidt 1932192a930SCédric Le Goater typedef struct sPAPRMachineState sPAPRMachineState; 1942192a930SCédric Le Goater 1952192a930SCédric Le Goater int xics_kvm_init(sPAPRMachineState *spapr, Error **errp); 1962192a930SCédric Le Goater int xics_spapr_init(sPAPRMachineState *spapr, Error **errp); 1972192a930SCédric Le Goater 1982a6a4076SMarkus Armbruster #endif /* XICS_H */ 199