1b5cec4c5SDavid Gibson /* 2b5cec4c5SDavid Gibson * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3b5cec4c5SDavid Gibson * 4b5cec4c5SDavid Gibson * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5b5cec4c5SDavid Gibson * 6b5cec4c5SDavid Gibson * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7b5cec4c5SDavid Gibson * 8b5cec4c5SDavid Gibson * Permission is hereby granted, free of charge, to any person obtaining a copy 9b5cec4c5SDavid Gibson * of this software and associated documentation files (the "Software"), to deal 10b5cec4c5SDavid Gibson * in the Software without restriction, including without limitation the rights 11b5cec4c5SDavid Gibson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12b5cec4c5SDavid Gibson * copies of the Software, and to permit persons to whom the Software is 13b5cec4c5SDavid Gibson * furnished to do so, subject to the following conditions: 14b5cec4c5SDavid Gibson * 15b5cec4c5SDavid Gibson * The above copyright notice and this permission notice shall be included in 16b5cec4c5SDavid Gibson * all copies or substantial portions of the Software. 17b5cec4c5SDavid Gibson * 18b5cec4c5SDavid Gibson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19b5cec4c5SDavid Gibson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20b5cec4c5SDavid Gibson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21b5cec4c5SDavid Gibson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22b5cec4c5SDavid Gibson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23b5cec4c5SDavid Gibson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24b5cec4c5SDavid Gibson * THE SOFTWARE. 25b5cec4c5SDavid Gibson * 26b5cec4c5SDavid Gibson */ 27b5cec4c5SDavid Gibson #if !defined(__XICS_H__) 28b5cec4c5SDavid Gibson #define __XICS_H__ 29b5cec4c5SDavid Gibson 30c04d6cfaSAnthony Liguori #include "hw/sysbus.h" 31c04d6cfaSAnthony Liguori 32*5a3d7b23SAlexey Kardashevskiy #define TYPE_XICS_COMMON "xics-common" 33*5a3d7b23SAlexey Kardashevskiy #define XICS_COMMON(obj) OBJECT_CHECK(XICSState, (obj), TYPE_XICS_COMMON) 34*5a3d7b23SAlexey Kardashevskiy 35c04d6cfaSAnthony Liguori #define TYPE_XICS "xics" 36c04d6cfaSAnthony Liguori #define XICS(obj) OBJECT_CHECK(XICSState, (obj), TYPE_XICS) 37c04d6cfaSAnthony Liguori 38*5a3d7b23SAlexey Kardashevskiy #define XICS_COMMON_CLASS(klass) \ 39*5a3d7b23SAlexey Kardashevskiy OBJECT_CLASS_CHECK(XICSStateClass, (klass), TYPE_XICS_COMMON) 40*5a3d7b23SAlexey Kardashevskiy #define XICS_CLASS(klass) \ 41*5a3d7b23SAlexey Kardashevskiy OBJECT_CLASS_CHECK(XICSStateClass, (klass), TYPE_XICS) 42*5a3d7b23SAlexey Kardashevskiy #define XICS_COMMON_GET_CLASS(obj) \ 43*5a3d7b23SAlexey Kardashevskiy OBJECT_GET_CLASS(XICSStateClass, (obj), TYPE_XICS_COMMON) 44*5a3d7b23SAlexey Kardashevskiy #define XICS_GET_CLASS(obj) \ 45*5a3d7b23SAlexey Kardashevskiy OBJECT_GET_CLASS(XICSStateClass, (obj), TYPE_XICS) 46*5a3d7b23SAlexey Kardashevskiy 47b5cec4c5SDavid Gibson #define XICS_IPI 0x2 48c04d6cfaSAnthony Liguori #define XICS_BUID 0x1 49c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE (XICS_BUID << 12) 50b5cec4c5SDavid Gibson 51c04d6cfaSAnthony Liguori /* 52c04d6cfaSAnthony Liguori * We currently only support one BUID which is our interrupt base 53c04d6cfaSAnthony Liguori * (the kernel implementation supports more but we don't exploit 54c04d6cfaSAnthony Liguori * that yet) 55c04d6cfaSAnthony Liguori */ 56*5a3d7b23SAlexey Kardashevskiy typedef struct XICSStateClass XICSStateClass; 57c04d6cfaSAnthony Liguori typedef struct XICSState XICSState; 58d1b5682dSAlexey Kardashevskiy typedef struct ICPStateClass ICPStateClass; 59c04d6cfaSAnthony Liguori typedef struct ICPState ICPState; 60d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass; 61c04d6cfaSAnthony Liguori typedef struct ICSState ICSState; 62c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState; 63b5cec4c5SDavid Gibson 64*5a3d7b23SAlexey Kardashevskiy struct XICSStateClass { 65*5a3d7b23SAlexey Kardashevskiy DeviceClass parent_class; 66*5a3d7b23SAlexey Kardashevskiy 67*5a3d7b23SAlexey Kardashevskiy void (*set_nr_irqs)(XICSState *icp, uint32_t nr_irqs, Error **errp); 68*5a3d7b23SAlexey Kardashevskiy void (*set_nr_servers)(XICSState *icp, uint32_t nr_servers, Error **errp); 69*5a3d7b23SAlexey Kardashevskiy }; 70*5a3d7b23SAlexey Kardashevskiy 71c04d6cfaSAnthony Liguori struct XICSState { 72c04d6cfaSAnthony Liguori /*< private >*/ 73c04d6cfaSAnthony Liguori SysBusDevice parent_obj; 74c04d6cfaSAnthony Liguori /*< public >*/ 75c04d6cfaSAnthony Liguori uint32_t nr_servers; 76c04d6cfaSAnthony Liguori uint32_t nr_irqs; 77c04d6cfaSAnthony Liguori ICPState *ss; 78c04d6cfaSAnthony Liguori ICSState *ics; 79c04d6cfaSAnthony Liguori }; 80b5cec4c5SDavid Gibson 81c04d6cfaSAnthony Liguori #define TYPE_ICP "icp" 82c04d6cfaSAnthony Liguori #define ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_ICP) 83c04d6cfaSAnthony Liguori 84d1b5682dSAlexey Kardashevskiy #define ICP_CLASS(klass) \ 85d1b5682dSAlexey Kardashevskiy OBJECT_CLASS_CHECK(ICPStateClass, (klass), TYPE_ICP) 86d1b5682dSAlexey Kardashevskiy #define ICP_GET_CLASS(obj) \ 87d1b5682dSAlexey Kardashevskiy OBJECT_GET_CLASS(ICPStateClass, (obj), TYPE_ICP) 88d1b5682dSAlexey Kardashevskiy 89d1b5682dSAlexey Kardashevskiy struct ICPStateClass { 90d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 91d1b5682dSAlexey Kardashevskiy 92d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICPState *s); 93d1b5682dSAlexey Kardashevskiy int (*post_load)(ICPState *s, int version_id); 94d1b5682dSAlexey Kardashevskiy }; 95d1b5682dSAlexey Kardashevskiy 96c04d6cfaSAnthony Liguori struct ICPState { 97c04d6cfaSAnthony Liguori /*< private >*/ 98c04d6cfaSAnthony Liguori DeviceState parent_obj; 99c04d6cfaSAnthony Liguori /*< public >*/ 100c04d6cfaSAnthony Liguori uint32_t xirr; 101c04d6cfaSAnthony Liguori uint8_t pending_priority; 102c04d6cfaSAnthony Liguori uint8_t mfrr; 103c04d6cfaSAnthony Liguori qemu_irq output; 104c04d6cfaSAnthony Liguori }; 105c04d6cfaSAnthony Liguori 106c04d6cfaSAnthony Liguori #define TYPE_ICS "ics" 107c04d6cfaSAnthony Liguori #define ICS(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS) 108c04d6cfaSAnthony Liguori 109d1b5682dSAlexey Kardashevskiy #define ICS_CLASS(klass) \ 110d1b5682dSAlexey Kardashevskiy OBJECT_CLASS_CHECK(ICSStateClass, (klass), TYPE_ICS) 111d1b5682dSAlexey Kardashevskiy #define ICS_GET_CLASS(obj) \ 112d1b5682dSAlexey Kardashevskiy OBJECT_GET_CLASS(ICSStateClass, (obj), TYPE_ICS) 113d1b5682dSAlexey Kardashevskiy 114d1b5682dSAlexey Kardashevskiy struct ICSStateClass { 115d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 116d1b5682dSAlexey Kardashevskiy 117d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICSState *s); 118d1b5682dSAlexey Kardashevskiy int (*post_load)(ICSState *s, int version_id); 119d1b5682dSAlexey Kardashevskiy }; 120d1b5682dSAlexey Kardashevskiy 121c04d6cfaSAnthony Liguori struct ICSState { 122c04d6cfaSAnthony Liguori /*< private >*/ 123c04d6cfaSAnthony Liguori DeviceState parent_obj; 124c04d6cfaSAnthony Liguori /*< public >*/ 125c04d6cfaSAnthony Liguori uint32_t nr_irqs; 126c04d6cfaSAnthony Liguori uint32_t offset; 127c04d6cfaSAnthony Liguori qemu_irq *qirqs; 128c04d6cfaSAnthony Liguori bool *islsi; 129c04d6cfaSAnthony Liguori ICSIRQState *irqs; 130c04d6cfaSAnthony Liguori XICSState *icp; 131c04d6cfaSAnthony Liguori }; 132c04d6cfaSAnthony Liguori 133c04d6cfaSAnthony Liguori struct ICSIRQState { 134c04d6cfaSAnthony Liguori uint32_t server; 135c04d6cfaSAnthony Liguori uint8_t priority; 136c04d6cfaSAnthony Liguori uint8_t saved_priority; 137c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED 0x1 138c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT 0x2 139c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED 0x4 140c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING 0x8 141c04d6cfaSAnthony Liguori uint8_t status; 142c04d6cfaSAnthony Liguori }; 143c04d6cfaSAnthony Liguori 144c04d6cfaSAnthony Liguori qemu_irq xics_get_qirq(XICSState *icp, int irq); 145c04d6cfaSAnthony Liguori void xics_set_irq_type(XICSState *icp, int irq, bool lsi); 146c04d6cfaSAnthony Liguori 147c04d6cfaSAnthony Liguori void xics_cpu_setup(XICSState *icp, PowerPCCPU *cpu); 148b5cec4c5SDavid Gibson 149b5cec4c5SDavid Gibson #endif /* __XICS_H__ */ 150