1b5cec4c5SDavid Gibson /* 2b5cec4c5SDavid Gibson * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3b5cec4c5SDavid Gibson * 4b5cec4c5SDavid Gibson * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5b5cec4c5SDavid Gibson * 6b5cec4c5SDavid Gibson * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7b5cec4c5SDavid Gibson * 8b5cec4c5SDavid Gibson * Permission is hereby granted, free of charge, to any person obtaining a copy 9b5cec4c5SDavid Gibson * of this software and associated documentation files (the "Software"), to deal 10b5cec4c5SDavid Gibson * in the Software without restriction, including without limitation the rights 11b5cec4c5SDavid Gibson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12b5cec4c5SDavid Gibson * copies of the Software, and to permit persons to whom the Software is 13b5cec4c5SDavid Gibson * furnished to do so, subject to the following conditions: 14b5cec4c5SDavid Gibson * 15b5cec4c5SDavid Gibson * The above copyright notice and this permission notice shall be included in 16b5cec4c5SDavid Gibson * all copies or substantial portions of the Software. 17b5cec4c5SDavid Gibson * 18b5cec4c5SDavid Gibson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19b5cec4c5SDavid Gibson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20b5cec4c5SDavid Gibson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21b5cec4c5SDavid Gibson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22b5cec4c5SDavid Gibson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23b5cec4c5SDavid Gibson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24b5cec4c5SDavid Gibson * THE SOFTWARE. 25b5cec4c5SDavid Gibson * 26b5cec4c5SDavid Gibson */ 272a6a4076SMarkus Armbruster 282a6a4076SMarkus Armbruster #ifndef XICS_H 292a6a4076SMarkus Armbruster #define XICS_H 30b5cec4c5SDavid Gibson 31147ff807SCédric Le Goater #include "hw/qdev.h" 32c04d6cfaSAnthony Liguori 33b5cec4c5SDavid Gibson #define XICS_IPI 0x2 34c04d6cfaSAnthony Liguori #define XICS_BUID 0x1 35c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE (XICS_BUID << 12) 36b5cec4c5SDavid Gibson 37c04d6cfaSAnthony Liguori /* 38c04d6cfaSAnthony Liguori * We currently only support one BUID which is our interrupt base 39c04d6cfaSAnthony Liguori * (the kernel implementation supports more but we don't exploit 40c04d6cfaSAnthony Liguori * that yet) 41c04d6cfaSAnthony Liguori */ 42d1b5682dSAlexey Kardashevskiy typedef struct ICPStateClass ICPStateClass; 43c04d6cfaSAnthony Liguori typedef struct ICPState ICPState; 44d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass; 45c04d6cfaSAnthony Liguori typedef struct ICSState ICSState; 46c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState; 472cd908d0SCédric Le Goater typedef struct XICSFabric XICSFabric; 48b5cec4c5SDavid Gibson 49c04d6cfaSAnthony Liguori #define TYPE_ICP "icp" 50c04d6cfaSAnthony Liguori #define ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_ICP) 51c04d6cfaSAnthony Liguori 5211ad93f6SDavid Gibson #define TYPE_KVM_ICP "icp-kvm" 5311ad93f6SDavid Gibson #define KVM_ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_KVM_ICP) 5411ad93f6SDavid Gibson 55d1b5682dSAlexey Kardashevskiy #define ICP_CLASS(klass) \ 56d1b5682dSAlexey Kardashevskiy OBJECT_CLASS_CHECK(ICPStateClass, (klass), TYPE_ICP) 57d1b5682dSAlexey Kardashevskiy #define ICP_GET_CLASS(obj) \ 58d1b5682dSAlexey Kardashevskiy OBJECT_GET_CLASS(ICPStateClass, (obj), TYPE_ICP) 59d1b5682dSAlexey Kardashevskiy 60d1b5682dSAlexey Kardashevskiy struct ICPStateClass { 61d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 62d1b5682dSAlexey Kardashevskiy 63*439071a9SCédric Le Goater void (*realize)(DeviceState *dev, Error **errp); 64d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICPState *s); 65d1b5682dSAlexey Kardashevskiy int (*post_load)(ICPState *s, int version_id); 66f0232434SCédric Le Goater void (*cpu_setup)(ICPState *icp, PowerPCCPU *cpu); 67d1b5682dSAlexey Kardashevskiy }; 68d1b5682dSAlexey Kardashevskiy 69c04d6cfaSAnthony Liguori struct ICPState { 70c04d6cfaSAnthony Liguori /*< private >*/ 71c04d6cfaSAnthony Liguori DeviceState parent_obj; 72c04d6cfaSAnthony Liguori /*< public >*/ 7311ad93f6SDavid Gibson CPUState *cs; 74cc706a53SBenjamin Herrenschmidt ICSState *xirr_owner; 75c04d6cfaSAnthony Liguori uint32_t xirr; 76c04d6cfaSAnthony Liguori uint8_t pending_priority; 77c04d6cfaSAnthony Liguori uint8_t mfrr; 78c04d6cfaSAnthony Liguori qemu_irq output; 79a45863bdSBharata B Rao bool cap_irq_xics_enabled; 80d49c603bSCédric Le Goater 812cd908d0SCédric Le Goater XICSFabric *xics; 82c04d6cfaSAnthony Liguori }; 83c04d6cfaSAnthony Liguori 84d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_BASE "ics-base" 85d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_BASE) 86c04d6cfaSAnthony Liguori 87d4d7a59aSBenjamin Herrenschmidt /* Retain ics for sPAPR for migration from existing sPAPR guests */ 88d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_SIMPLE "ics" 89d4d7a59aSBenjamin Herrenschmidt #define ICS_SIMPLE(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_SIMPLE) 9011ad93f6SDavid Gibson 91d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_KVM "icskvm" 92d4d7a59aSBenjamin Herrenschmidt #define ICS_KVM(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_KVM) 93d4d7a59aSBenjamin Herrenschmidt 94d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE_CLASS(klass) \ 95d4d7a59aSBenjamin Herrenschmidt OBJECT_CLASS_CHECK(ICSStateClass, (klass), TYPE_ICS_BASE) 96d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE_GET_CLASS(obj) \ 97d4d7a59aSBenjamin Herrenschmidt OBJECT_GET_CLASS(ICSStateClass, (obj), TYPE_ICS_BASE) 98d1b5682dSAlexey Kardashevskiy 99d1b5682dSAlexey Kardashevskiy struct ICSStateClass { 100d1b5682dSAlexey Kardashevskiy DeviceClass parent_class; 101d1b5682dSAlexey Kardashevskiy 1024e4169f7SCédric Le Goater void (*realize)(DeviceState *dev, Error **errp); 103d1b5682dSAlexey Kardashevskiy void (*pre_save)(ICSState *s); 104d1b5682dSAlexey Kardashevskiy int (*post_load)(ICSState *s, int version_id); 105d4d7a59aSBenjamin Herrenschmidt void (*reject)(ICSState *s, uint32_t irq); 106d4d7a59aSBenjamin Herrenschmidt void (*resend)(ICSState *s); 107d4d7a59aSBenjamin Herrenschmidt void (*eoi)(ICSState *s, uint32_t irq); 108d1b5682dSAlexey Kardashevskiy }; 109d1b5682dSAlexey Kardashevskiy 110c04d6cfaSAnthony Liguori struct ICSState { 111c04d6cfaSAnthony Liguori /*< private >*/ 112c04d6cfaSAnthony Liguori DeviceState parent_obj; 113c04d6cfaSAnthony Liguori /*< public >*/ 114c04d6cfaSAnthony Liguori uint32_t nr_irqs; 115c04d6cfaSAnthony Liguori uint32_t offset; 116c04d6cfaSAnthony Liguori qemu_irq *qirqs; 117c04d6cfaSAnthony Liguori ICSIRQState *irqs; 118b4f27d71SCédric Le Goater XICSFabric *xics; 119c04d6cfaSAnthony Liguori }; 120c04d6cfaSAnthony Liguori 1219c7027baSBenjamin Herrenschmidt static inline bool ics_valid_irq(ICSState *ics, uint32_t nr) 1229c7027baSBenjamin Herrenschmidt { 12315ed653fSBenjamin Herrenschmidt return (ics->offset != 0) && (nr >= ics->offset) 1249c7027baSBenjamin Herrenschmidt && (nr < (ics->offset + ics->nr_irqs)); 1259c7027baSBenjamin Herrenschmidt } 1269c7027baSBenjamin Herrenschmidt 127c04d6cfaSAnthony Liguori struct ICSIRQState { 128c04d6cfaSAnthony Liguori uint32_t server; 129c04d6cfaSAnthony Liguori uint8_t priority; 130c04d6cfaSAnthony Liguori uint8_t saved_priority; 131c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED 0x1 132c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT 0x2 133c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED 0x4 134c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING 0x8 135c04d6cfaSAnthony Liguori uint8_t status; 1364af88944SAlexey Kardashevskiy /* (flags & XICS_FLAGS_IRQ_MASK) == 0 means the interrupt is not allocated */ 1374af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_LSI 0x1 1384af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MSI 0x2 1394af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MASK 0x3 1404af88944SAlexey Kardashevskiy uint8_t flags; 141c04d6cfaSAnthony Liguori }; 142c04d6cfaSAnthony Liguori 143eeb61d4fSPaolo Bonzini struct XICSFabric { 14451b18005SCédric Le Goater Object parent; 145eeb61d4fSPaolo Bonzini }; 14651b18005SCédric Le Goater 14751b18005SCédric Le Goater #define TYPE_XICS_FABRIC "xics-fabric" 14851b18005SCédric Le Goater #define XICS_FABRIC(obj) \ 14951b18005SCédric Le Goater OBJECT_CHECK(XICSFabric, (obj), TYPE_XICS_FABRIC) 15051b18005SCédric Le Goater #define XICS_FABRIC_CLASS(klass) \ 15151b18005SCédric Le Goater OBJECT_CLASS_CHECK(XICSFabricClass, (klass), TYPE_XICS_FABRIC) 15251b18005SCédric Le Goater #define XICS_FABRIC_GET_CLASS(obj) \ 15351b18005SCédric Le Goater OBJECT_GET_CLASS(XICSFabricClass, (obj), TYPE_XICS_FABRIC) 15451b18005SCédric Le Goater 15551b18005SCédric Le Goater typedef struct XICSFabricClass { 15651b18005SCédric Le Goater InterfaceClass parent; 15751b18005SCédric Le Goater ICSState *(*ics_get)(XICSFabric *xi, int irq); 15851b18005SCédric Le Goater void (*ics_resend)(XICSFabric *xi); 159b2fc59aaSCédric Le Goater ICPState *(*icp_get)(XICSFabric *xi, int server); 16051b18005SCédric Le Goater } XICSFabricClass; 16151b18005SCédric Le Goater 162161deaf2SBenjamin Herrenschmidt #define XICS_IRQS_SPAPR 1024 1639dbae977SBadari Pulavarty 164681bfadeSCédric Le Goater int spapr_ics_alloc(ICSState *ics, int irq_hint, bool lsi, Error **errp); 165681bfadeSCédric Le Goater int spapr_ics_alloc_block(ICSState *ics, int num, bool lsi, bool align, 166a005b3efSGreg Kurz Error **errp); 167681bfadeSCédric Le Goater void spapr_ics_free(ICSState *ics, int irq, int num); 168b0ec3129SCédric Le Goater void spapr_dt_xics(int nr_servers, void *fdt, uint32_t phandle); 169c04d6cfaSAnthony Liguori 170b4f27d71SCédric Le Goater qemu_irq xics_get_qirq(XICSFabric *xi, int irq); 171b4f27d71SCédric Le Goater ICPState *xics_icp_get(XICSFabric *xi, int server); 172ad5d1addSCédric Le Goater void xics_cpu_setup(XICSFabric *xi, PowerPCCPU *cpu, ICPState *icp); 173b4f27d71SCédric Le Goater void xics_cpu_destroy(XICSFabric *xi, PowerPCCPU *cpu); 174b5cec4c5SDavid Gibson 1759c7027baSBenjamin Herrenschmidt /* Internal XICS interfaces */ 176e3403258SCédric Le Goater void icp_set_cppr(ICPState *icp, uint8_t cppr); 177e3403258SCédric Le Goater void icp_set_mfrr(ICPState *icp, uint8_t mfrr); 1789c7027baSBenjamin Herrenschmidt uint32_t icp_accept(ICPState *ss); 1791cbd2220SBenjamin Herrenschmidt uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr); 180e3403258SCédric Le Goater void icp_eoi(ICPState *icp, uint32_t xirr); 1819c7027baSBenjamin Herrenschmidt 182d4d7a59aSBenjamin Herrenschmidt void ics_simple_write_xive(ICSState *ics, int nr, int server, 1839c7027baSBenjamin Herrenschmidt uint8_t priority, uint8_t saved_priority); 1849c7027baSBenjamin Herrenschmidt 1859c7027baSBenjamin Herrenschmidt void ics_set_irq_type(ICSState *ics, int srcno, bool lsi); 1866449da45SCédric Le Goater void icp_pic_print_info(ICPState *icp, Monitor *mon); 1876449da45SCédric Le Goater void ics_pic_print_info(ICSState *ics, Monitor *mon); 1889c7027baSBenjamin Herrenschmidt 1897844e12bSCédric Le Goater void ics_resend(ICSState *ics); 190b2fc59aaSCédric Le Goater void icp_resend(ICPState *ss); 1919c7027baSBenjamin Herrenschmidt 1922192a930SCédric Le Goater typedef struct sPAPRMachineState sPAPRMachineState; 1932192a930SCédric Le Goater 1942192a930SCédric Le Goater int xics_kvm_init(sPAPRMachineState *spapr, Error **errp); 1952192a930SCédric Le Goater int xics_spapr_init(sPAPRMachineState *spapr, Error **errp); 1962192a930SCédric Le Goater 1972a6a4076SMarkus Armbruster #endif /* XICS_H */ 198