xref: /qemu/include/hw/ppc/xics.h (revision 330a21e3c45e9bee5f47e032b678a48e1ed84e9e)
1b5cec4c5SDavid Gibson /*
2b5cec4c5SDavid Gibson  * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3b5cec4c5SDavid Gibson  *
4b5cec4c5SDavid Gibson  * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
5b5cec4c5SDavid Gibson  *
6b5cec4c5SDavid Gibson  * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
7b5cec4c5SDavid Gibson  *
8b5cec4c5SDavid Gibson  * Permission is hereby granted, free of charge, to any person obtaining a copy
9b5cec4c5SDavid Gibson  * of this software and associated documentation files (the "Software"), to deal
10b5cec4c5SDavid Gibson  * in the Software without restriction, including without limitation the rights
11b5cec4c5SDavid Gibson  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12b5cec4c5SDavid Gibson  * copies of the Software, and to permit persons to whom the Software is
13b5cec4c5SDavid Gibson  * furnished to do so, subject to the following conditions:
14b5cec4c5SDavid Gibson  *
15b5cec4c5SDavid Gibson  * The above copyright notice and this permission notice shall be included in
16b5cec4c5SDavid Gibson  * all copies or substantial portions of the Software.
17b5cec4c5SDavid Gibson  *
18b5cec4c5SDavid Gibson  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19b5cec4c5SDavid Gibson  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20b5cec4c5SDavid Gibson  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21b5cec4c5SDavid Gibson  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22b5cec4c5SDavid Gibson  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23b5cec4c5SDavid Gibson  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24b5cec4c5SDavid Gibson  * THE SOFTWARE.
25b5cec4c5SDavid Gibson  *
26b5cec4c5SDavid Gibson  */
272a6a4076SMarkus Armbruster 
282a6a4076SMarkus Armbruster #ifndef XICS_H
292a6a4076SMarkus Armbruster #define XICS_H
30b5cec4c5SDavid Gibson 
31147ff807SCédric Le Goater #include "hw/qdev.h"
32c04d6cfaSAnthony Liguori 
33b5cec4c5SDavid Gibson #define XICS_IPI        0x2
34c04d6cfaSAnthony Liguori #define XICS_BUID       0x1
35c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE   (XICS_BUID << 12)
36b5cec4c5SDavid Gibson 
37c04d6cfaSAnthony Liguori /*
38c04d6cfaSAnthony Liguori  * We currently only support one BUID which is our interrupt base
39c04d6cfaSAnthony Liguori  * (the kernel implementation supports more but we don't exploit
40c04d6cfaSAnthony Liguori  *  that yet)
41c04d6cfaSAnthony Liguori  */
42d1b5682dSAlexey Kardashevskiy typedef struct ICPStateClass ICPStateClass;
43c04d6cfaSAnthony Liguori typedef struct ICPState ICPState;
4499285aaeSCédric Le Goater typedef struct PnvICPState PnvICPState;
45d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass;
46c04d6cfaSAnthony Liguori typedef struct ICSState ICSState;
47c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState;
482cd908d0SCédric Le Goater typedef struct XICSFabric XICSFabric;
49b5cec4c5SDavid Gibson 
50c04d6cfaSAnthony Liguori #define TYPE_ICP "icp"
51c04d6cfaSAnthony Liguori #define ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_ICP)
52c04d6cfaSAnthony Liguori 
5399285aaeSCédric Le Goater #define TYPE_PNV_ICP "pnv-icp"
5499285aaeSCédric Le Goater #define PNV_ICP(obj) OBJECT_CHECK(PnvICPState, (obj), TYPE_PNV_ICP)
5599285aaeSCédric Le Goater 
56d1b5682dSAlexey Kardashevskiy #define ICP_CLASS(klass) \
57d1b5682dSAlexey Kardashevskiy      OBJECT_CLASS_CHECK(ICPStateClass, (klass), TYPE_ICP)
58d1b5682dSAlexey Kardashevskiy #define ICP_GET_CLASS(obj) \
59d1b5682dSAlexey Kardashevskiy      OBJECT_GET_CLASS(ICPStateClass, (obj), TYPE_ICP)
60d1b5682dSAlexey Kardashevskiy 
61d1b5682dSAlexey Kardashevskiy struct ICPStateClass {
62d1b5682dSAlexey Kardashevskiy     DeviceClass parent_class;
63d1b5682dSAlexey Kardashevskiy 
64a028dd42SCédric Le Goater     DeviceRealize parent_realize;
65d1b5682dSAlexey Kardashevskiy };
66d1b5682dSAlexey Kardashevskiy 
67c04d6cfaSAnthony Liguori struct ICPState {
68c04d6cfaSAnthony Liguori     /*< private >*/
69c04d6cfaSAnthony Liguori     DeviceState parent_obj;
70c04d6cfaSAnthony Liguori     /*< public >*/
7111ad93f6SDavid Gibson     CPUState *cs;
72cc706a53SBenjamin Herrenschmidt     ICSState *xirr_owner;
73c04d6cfaSAnthony Liguori     uint32_t xirr;
74c04d6cfaSAnthony Liguori     uint8_t pending_priority;
75c04d6cfaSAnthony Liguori     uint8_t mfrr;
76c04d6cfaSAnthony Liguori     qemu_irq output;
77d49c603bSCédric Le Goater 
782cd908d0SCédric Le Goater     XICSFabric *xics;
79c04d6cfaSAnthony Liguori };
80c04d6cfaSAnthony Liguori 
81ad265631SGreg Kurz #define ICP_PROP_XICS "xics"
829ed65663SGreg Kurz #define ICP_PROP_CPU "cpu"
83ad265631SGreg Kurz 
8499285aaeSCédric Le Goater struct PnvICPState {
8599285aaeSCédric Le Goater     ICPState parent_obj;
8699285aaeSCédric Le Goater 
8799285aaeSCédric Le Goater     MemoryRegion mmio;
8899285aaeSCédric Le Goater     uint32_t links[3];
8999285aaeSCédric Le Goater };
9099285aaeSCédric Le Goater 
91d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_BASE "ics-base"
92d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_BASE)
93c04d6cfaSAnthony Liguori 
94d4d7a59aSBenjamin Herrenschmidt /* Retain ics for sPAPR for migration from existing sPAPR guests */
95d4d7a59aSBenjamin Herrenschmidt #define TYPE_ICS_SIMPLE "ics"
96d4d7a59aSBenjamin Herrenschmidt #define ICS_SIMPLE(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS_SIMPLE)
9711ad93f6SDavid Gibson 
98d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE_CLASS(klass) \
99d4d7a59aSBenjamin Herrenschmidt      OBJECT_CLASS_CHECK(ICSStateClass, (klass), TYPE_ICS_BASE)
100d4d7a59aSBenjamin Herrenschmidt #define ICS_BASE_GET_CLASS(obj) \
101d4d7a59aSBenjamin Herrenschmidt      OBJECT_GET_CLASS(ICSStateClass, (obj), TYPE_ICS_BASE)
102d1b5682dSAlexey Kardashevskiy 
103d1b5682dSAlexey Kardashevskiy struct ICSStateClass {
104d1b5682dSAlexey Kardashevskiy     DeviceClass parent_class;
105d1b5682dSAlexey Kardashevskiy 
1060a647b76SCédric Le Goater     DeviceRealize parent_realize;
107eeefd43bSCédric Le Goater     DeviceReset parent_reset;
1080a647b76SCédric Le Goater 
109d4d7a59aSBenjamin Herrenschmidt     void (*reject)(ICSState *s, uint32_t irq);
110d4d7a59aSBenjamin Herrenschmidt     void (*resend)(ICSState *s);
111d4d7a59aSBenjamin Herrenschmidt     void (*eoi)(ICSState *s, uint32_t irq);
112d1b5682dSAlexey Kardashevskiy };
113d1b5682dSAlexey Kardashevskiy 
114c04d6cfaSAnthony Liguori struct ICSState {
115c04d6cfaSAnthony Liguori     /*< private >*/
116c04d6cfaSAnthony Liguori     DeviceState parent_obj;
117c04d6cfaSAnthony Liguori     /*< public >*/
118c04d6cfaSAnthony Liguori     uint32_t nr_irqs;
119c04d6cfaSAnthony Liguori     uint32_t offset;
120c04d6cfaSAnthony Liguori     ICSIRQState *irqs;
121b4f27d71SCédric Le Goater     XICSFabric *xics;
122c04d6cfaSAnthony Liguori };
123c04d6cfaSAnthony Liguori 
124ad265631SGreg Kurz #define ICS_PROP_XICS "xics"
125ad265631SGreg Kurz 
1269c7027baSBenjamin Herrenschmidt static inline bool ics_valid_irq(ICSState *ics, uint32_t nr)
1279c7027baSBenjamin Herrenschmidt {
12872c1e5a6SCédric Le Goater     return (nr >= ics->offset) && (nr < (ics->offset + ics->nr_irqs));
1299c7027baSBenjamin Herrenschmidt }
1309c7027baSBenjamin Herrenschmidt 
131c04d6cfaSAnthony Liguori struct ICSIRQState {
132c04d6cfaSAnthony Liguori     uint32_t server;
133c04d6cfaSAnthony Liguori     uint8_t priority;
134c04d6cfaSAnthony Liguori     uint8_t saved_priority;
135c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED           0x1
136c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT               0x2
137c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED           0x4
138c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING     0x8
139229e16fdSSam Bobroff #define XICS_STATUS_PRESENTED          0x10
140229e16fdSSam Bobroff #define XICS_STATUS_QUEUED             0x20
141c04d6cfaSAnthony Liguori     uint8_t status;
1424af88944SAlexey Kardashevskiy /* (flags & XICS_FLAGS_IRQ_MASK) == 0 means the interrupt is not allocated */
1434af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_LSI             0x1
1444af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MSI             0x2
1454af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MASK            0x3
1464af88944SAlexey Kardashevskiy     uint8_t flags;
147c04d6cfaSAnthony Liguori };
148c04d6cfaSAnthony Liguori 
149eeb61d4fSPaolo Bonzini struct XICSFabric {
15051b18005SCédric Le Goater     Object parent;
151eeb61d4fSPaolo Bonzini };
15251b18005SCédric Le Goater 
15351b18005SCédric Le Goater #define TYPE_XICS_FABRIC "xics-fabric"
15451b18005SCédric Le Goater #define XICS_FABRIC(obj)                                     \
15551b18005SCédric Le Goater     OBJECT_CHECK(XICSFabric, (obj), TYPE_XICS_FABRIC)
15651b18005SCédric Le Goater #define XICS_FABRIC_CLASS(klass)                                     \
15751b18005SCédric Le Goater     OBJECT_CLASS_CHECK(XICSFabricClass, (klass), TYPE_XICS_FABRIC)
15851b18005SCédric Le Goater #define XICS_FABRIC_GET_CLASS(obj)                                   \
15951b18005SCédric Le Goater     OBJECT_GET_CLASS(XICSFabricClass, (obj), TYPE_XICS_FABRIC)
16051b18005SCédric Le Goater 
16151b18005SCédric Le Goater typedef struct XICSFabricClass {
16251b18005SCédric Le Goater     InterfaceClass parent;
16351b18005SCédric Le Goater     ICSState *(*ics_get)(XICSFabric *xi, int irq);
16451b18005SCédric Le Goater     void (*ics_resend)(XICSFabric *xi);
165b2fc59aaSCédric Le Goater     ICPState *(*icp_get)(XICSFabric *xi, int server);
16651b18005SCédric Le Goater } XICSFabricClass;
16751b18005SCédric Le Goater 
168b4f27d71SCédric Le Goater ICPState *xics_icp_get(XICSFabric *xi, int server);
169b5cec4c5SDavid Gibson 
1709c7027baSBenjamin Herrenschmidt /* Internal XICS interfaces */
171e3403258SCédric Le Goater void icp_set_cppr(ICPState *icp, uint8_t cppr);
172e3403258SCédric Le Goater void icp_set_mfrr(ICPState *icp, uint8_t mfrr);
1739c7027baSBenjamin Herrenschmidt uint32_t icp_accept(ICPState *ss);
1741cbd2220SBenjamin Herrenschmidt uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr);
175e3403258SCédric Le Goater void icp_eoi(ICPState *icp, uint32_t xirr);
1769c7027baSBenjamin Herrenschmidt 
177d4d7a59aSBenjamin Herrenschmidt void ics_simple_write_xive(ICSState *ics, int nr, int server,
1789c7027baSBenjamin Herrenschmidt                            uint8_t priority, uint8_t saved_priority);
179734d9c89SCédric Le Goater void ics_simple_set_irq(void *opaque, int srcno, int val);
1809c7027baSBenjamin Herrenschmidt 
1819c7027baSBenjamin Herrenschmidt void ics_set_irq_type(ICSState *ics, int srcno, bool lsi);
1826449da45SCédric Le Goater void icp_pic_print_info(ICPState *icp, Monitor *mon);
1836449da45SCédric Le Goater void ics_pic_print_info(ICSState *ics, Monitor *mon);
1849c7027baSBenjamin Herrenschmidt 
1857844e12bSCédric Le Goater void ics_resend(ICSState *ics);
186b2fc59aaSCédric Le Goater void icp_resend(ICPState *ss);
1879c7027baSBenjamin Herrenschmidt 
1884f7a47beSCédric Le Goater Object *icp_create(Object *cpu, const char *type, XICSFabric *xi,
1894f7a47beSCédric Le Goater                    Error **errp);
1904f7a47beSCédric Le Goater 
1910e5c7fadSGreg Kurz /* KVM */
1920e5c7fadSGreg Kurz void icp_get_kvm_state(ICPState *icp);
193*330a21e3SGreg Kurz int icp_set_kvm_state(ICPState *icp, Error **errp);
1940e5c7fadSGreg Kurz void icp_synchronize_state(ICPState *icp);
1958e6e6efeSGreg Kurz void icp_kvm_realize(DeviceState *dev, Error **errp);
1960e5c7fadSGreg Kurz 
197d80b2ccfSGreg Kurz void ics_get_kvm_state(ICSState *ics);
198*330a21e3SGreg Kurz int ics_set_kvm_state_one(ICSState *ics, int srcno, Error **errp);
199*330a21e3SGreg Kurz int ics_set_kvm_state(ICSState *ics, Error **errp);
200d80b2ccfSGreg Kurz void ics_synchronize_state(ICSState *ics);
201557b4567SGreg Kurz void ics_kvm_set_irq(ICSState *ics, int srcno, int val);
202d80b2ccfSGreg Kurz 
2032a6a4076SMarkus Armbruster #endif /* XICS_H */
204