xref: /qemu/include/hw/ppc/xics.h (revision 15ed653fa49a7ddda2034db5d722fd6c2d439dd8)
1b5cec4c5SDavid Gibson /*
2b5cec4c5SDavid Gibson  * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3b5cec4c5SDavid Gibson  *
4b5cec4c5SDavid Gibson  * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
5b5cec4c5SDavid Gibson  *
6b5cec4c5SDavid Gibson  * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
7b5cec4c5SDavid Gibson  *
8b5cec4c5SDavid Gibson  * Permission is hereby granted, free of charge, to any person obtaining a copy
9b5cec4c5SDavid Gibson  * of this software and associated documentation files (the "Software"), to deal
10b5cec4c5SDavid Gibson  * in the Software without restriction, including without limitation the rights
11b5cec4c5SDavid Gibson  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12b5cec4c5SDavid Gibson  * copies of the Software, and to permit persons to whom the Software is
13b5cec4c5SDavid Gibson  * furnished to do so, subject to the following conditions:
14b5cec4c5SDavid Gibson  *
15b5cec4c5SDavid Gibson  * The above copyright notice and this permission notice shall be included in
16b5cec4c5SDavid Gibson  * all copies or substantial portions of the Software.
17b5cec4c5SDavid Gibson  *
18b5cec4c5SDavid Gibson  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19b5cec4c5SDavid Gibson  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20b5cec4c5SDavid Gibson  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21b5cec4c5SDavid Gibson  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22b5cec4c5SDavid Gibson  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23b5cec4c5SDavid Gibson  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24b5cec4c5SDavid Gibson  * THE SOFTWARE.
25b5cec4c5SDavid Gibson  *
26b5cec4c5SDavid Gibson  */
272a6a4076SMarkus Armbruster 
282a6a4076SMarkus Armbruster #ifndef XICS_H
292a6a4076SMarkus Armbruster #define XICS_H
30b5cec4c5SDavid Gibson 
31c04d6cfaSAnthony Liguori #include "hw/sysbus.h"
32c04d6cfaSAnthony Liguori 
335a3d7b23SAlexey Kardashevskiy #define TYPE_XICS_COMMON "xics-common"
345a3d7b23SAlexey Kardashevskiy #define XICS_COMMON(obj) OBJECT_CHECK(XICSState, (obj), TYPE_XICS_COMMON)
355a3d7b23SAlexey Kardashevskiy 
36161deaf2SBenjamin Herrenschmidt /*
37161deaf2SBenjamin Herrenschmidt  * Retain xics as the type name to be compatible for migration. Rest all the
38161deaf2SBenjamin Herrenschmidt  * functions, class and variables are renamed as xics_spapr.
39161deaf2SBenjamin Herrenschmidt  */
40161deaf2SBenjamin Herrenschmidt #define TYPE_XICS_SPAPR "xics"
41161deaf2SBenjamin Herrenschmidt #define XICS_SPAPR(obj) OBJECT_CHECK(XICSState, (obj), TYPE_XICS_SPAPR)
42c04d6cfaSAnthony Liguori 
43161deaf2SBenjamin Herrenschmidt #define TYPE_XICS_SPAPR_KVM "xics-spapr-kvm"
44161deaf2SBenjamin Herrenschmidt #define XICS_SPAPR_KVM(obj) \
45161deaf2SBenjamin Herrenschmidt      OBJECT_CHECK(KVMXICSState, (obj), TYPE_XICS_SPAPR_KVM)
4611ad93f6SDavid Gibson 
475a3d7b23SAlexey Kardashevskiy #define XICS_COMMON_CLASS(klass) \
485a3d7b23SAlexey Kardashevskiy      OBJECT_CLASS_CHECK(XICSStateClass, (klass), TYPE_XICS_COMMON)
49161deaf2SBenjamin Herrenschmidt #define XICS_SPAPR_CLASS(klass) \
50161deaf2SBenjamin Herrenschmidt      OBJECT_CLASS_CHECK(XICSStateClass, (klass), TYPE_XICS_SPAPR)
515a3d7b23SAlexey Kardashevskiy #define XICS_COMMON_GET_CLASS(obj) \
525a3d7b23SAlexey Kardashevskiy      OBJECT_GET_CLASS(XICSStateClass, (obj), TYPE_XICS_COMMON)
53161deaf2SBenjamin Herrenschmidt #define XICS_SPAPR_GET_CLASS(obj) \
54161deaf2SBenjamin Herrenschmidt      OBJECT_GET_CLASS(XICSStateClass, (obj), TYPE_XICS_SPAPR)
555a3d7b23SAlexey Kardashevskiy 
56b5cec4c5SDavid Gibson #define XICS_IPI        0x2
57c04d6cfaSAnthony Liguori #define XICS_BUID       0x1
58c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE   (XICS_BUID << 12)
59b5cec4c5SDavid Gibson 
60c04d6cfaSAnthony Liguori /*
61c04d6cfaSAnthony Liguori  * We currently only support one BUID which is our interrupt base
62c04d6cfaSAnthony Liguori  * (the kernel implementation supports more but we don't exploit
63c04d6cfaSAnthony Liguori  *  that yet)
64c04d6cfaSAnthony Liguori  */
655a3d7b23SAlexey Kardashevskiy typedef struct XICSStateClass XICSStateClass;
66c04d6cfaSAnthony Liguori typedef struct XICSState XICSState;
67d1b5682dSAlexey Kardashevskiy typedef struct ICPStateClass ICPStateClass;
68c04d6cfaSAnthony Liguori typedef struct ICPState ICPState;
69d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass;
70c04d6cfaSAnthony Liguori typedef struct ICSState ICSState;
71c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState;
72b5cec4c5SDavid Gibson 
735a3d7b23SAlexey Kardashevskiy struct XICSStateClass {
745a3d7b23SAlexey Kardashevskiy     DeviceClass parent_class;
755a3d7b23SAlexey Kardashevskiy 
765eb92cccSAlexey Kardashevskiy     void (*cpu_setup)(XICSState *icp, PowerPCCPU *cpu);
775a3d7b23SAlexey Kardashevskiy     void (*set_nr_irqs)(XICSState *icp, uint32_t nr_irqs, Error **errp);
785a3d7b23SAlexey Kardashevskiy     void (*set_nr_servers)(XICSState *icp, uint32_t nr_servers, Error **errp);
795a3d7b23SAlexey Kardashevskiy };
805a3d7b23SAlexey Kardashevskiy 
81c04d6cfaSAnthony Liguori struct XICSState {
82c04d6cfaSAnthony Liguori     /*< private >*/
83c04d6cfaSAnthony Liguori     SysBusDevice parent_obj;
84c04d6cfaSAnthony Liguori     /*< public >*/
85c04d6cfaSAnthony Liguori     uint32_t nr_servers;
86c04d6cfaSAnthony Liguori     uint32_t nr_irqs;
87c04d6cfaSAnthony Liguori     ICPState *ss;
88c04d6cfaSAnthony Liguori     ICSState *ics;
89c04d6cfaSAnthony Liguori };
90b5cec4c5SDavid Gibson 
91c04d6cfaSAnthony Liguori #define TYPE_ICP "icp"
92c04d6cfaSAnthony Liguori #define ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_ICP)
93c04d6cfaSAnthony Liguori 
9411ad93f6SDavid Gibson #define TYPE_KVM_ICP "icp-kvm"
9511ad93f6SDavid Gibson #define KVM_ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_KVM_ICP)
9611ad93f6SDavid Gibson 
97d1b5682dSAlexey Kardashevskiy #define ICP_CLASS(klass) \
98d1b5682dSAlexey Kardashevskiy      OBJECT_CLASS_CHECK(ICPStateClass, (klass), TYPE_ICP)
99d1b5682dSAlexey Kardashevskiy #define ICP_GET_CLASS(obj) \
100d1b5682dSAlexey Kardashevskiy      OBJECT_GET_CLASS(ICPStateClass, (obj), TYPE_ICP)
101d1b5682dSAlexey Kardashevskiy 
102d1b5682dSAlexey Kardashevskiy struct ICPStateClass {
103d1b5682dSAlexey Kardashevskiy     DeviceClass parent_class;
104d1b5682dSAlexey Kardashevskiy 
105d1b5682dSAlexey Kardashevskiy     void (*pre_save)(ICPState *s);
106d1b5682dSAlexey Kardashevskiy     int (*post_load)(ICPState *s, int version_id);
107d1b5682dSAlexey Kardashevskiy };
108d1b5682dSAlexey Kardashevskiy 
109c04d6cfaSAnthony Liguori struct ICPState {
110c04d6cfaSAnthony Liguori     /*< private >*/
111c04d6cfaSAnthony Liguori     DeviceState parent_obj;
112c04d6cfaSAnthony Liguori     /*< public >*/
11311ad93f6SDavid Gibson     CPUState *cs;
114c04d6cfaSAnthony Liguori     uint32_t xirr;
115c04d6cfaSAnthony Liguori     uint8_t pending_priority;
116c04d6cfaSAnthony Liguori     uint8_t mfrr;
117c04d6cfaSAnthony Liguori     qemu_irq output;
118a45863bdSBharata B Rao     bool cap_irq_xics_enabled;
119c04d6cfaSAnthony Liguori };
120c04d6cfaSAnthony Liguori 
121c04d6cfaSAnthony Liguori #define TYPE_ICS "ics"
122c04d6cfaSAnthony Liguori #define ICS(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS)
123c04d6cfaSAnthony Liguori 
12411ad93f6SDavid Gibson #define TYPE_KVM_ICS "icskvm"
12511ad93f6SDavid Gibson #define KVM_ICS(obj) OBJECT_CHECK(ICSState, (obj), TYPE_KVM_ICS)
12611ad93f6SDavid Gibson 
127d1b5682dSAlexey Kardashevskiy #define ICS_CLASS(klass) \
128d1b5682dSAlexey Kardashevskiy      OBJECT_CLASS_CHECK(ICSStateClass, (klass), TYPE_ICS)
129d1b5682dSAlexey Kardashevskiy #define ICS_GET_CLASS(obj) \
130d1b5682dSAlexey Kardashevskiy      OBJECT_GET_CLASS(ICSStateClass, (obj), TYPE_ICS)
131d1b5682dSAlexey Kardashevskiy 
132d1b5682dSAlexey Kardashevskiy struct ICSStateClass {
133d1b5682dSAlexey Kardashevskiy     DeviceClass parent_class;
134d1b5682dSAlexey Kardashevskiy 
135d1b5682dSAlexey Kardashevskiy     void (*pre_save)(ICSState *s);
136d1b5682dSAlexey Kardashevskiy     int (*post_load)(ICSState *s, int version_id);
137d1b5682dSAlexey Kardashevskiy };
138d1b5682dSAlexey Kardashevskiy 
139c04d6cfaSAnthony Liguori struct ICSState {
140c04d6cfaSAnthony Liguori     /*< private >*/
141c04d6cfaSAnthony Liguori     DeviceState parent_obj;
142c04d6cfaSAnthony Liguori     /*< public >*/
143c04d6cfaSAnthony Liguori     uint32_t nr_irqs;
144c04d6cfaSAnthony Liguori     uint32_t offset;
145c04d6cfaSAnthony Liguori     qemu_irq *qirqs;
146c04d6cfaSAnthony Liguori     ICSIRQState *irqs;
14727f24582SBenjamin Herrenschmidt     XICSState *xics;
148c04d6cfaSAnthony Liguori };
149c04d6cfaSAnthony Liguori 
1509c7027baSBenjamin Herrenschmidt static inline bool ics_valid_irq(ICSState *ics, uint32_t nr)
1519c7027baSBenjamin Herrenschmidt {
152*15ed653fSBenjamin Herrenschmidt     return (ics->offset != 0) && (nr >= ics->offset)
1539c7027baSBenjamin Herrenschmidt         && (nr < (ics->offset + ics->nr_irqs));
1549c7027baSBenjamin Herrenschmidt }
1559c7027baSBenjamin Herrenschmidt 
156c04d6cfaSAnthony Liguori struct ICSIRQState {
157c04d6cfaSAnthony Liguori     uint32_t server;
158c04d6cfaSAnthony Liguori     uint8_t priority;
159c04d6cfaSAnthony Liguori     uint8_t saved_priority;
160c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED           0x1
161c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT               0x2
162c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED           0x4
163c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING     0x8
164c04d6cfaSAnthony Liguori     uint8_t status;
1654af88944SAlexey Kardashevskiy /* (flags & XICS_FLAGS_IRQ_MASK) == 0 means the interrupt is not allocated */
1664af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_LSI             0x1
1674af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MSI             0x2
1684af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MASK            0x3
1694af88944SAlexey Kardashevskiy     uint8_t flags;
170c04d6cfaSAnthony Liguori };
171c04d6cfaSAnthony Liguori 
172161deaf2SBenjamin Herrenschmidt #define XICS_IRQS_SPAPR               1024
1739dbae977SBadari Pulavarty 
174c04d6cfaSAnthony Liguori qemu_irq xics_get_qirq(XICSState *icp, int irq);
175161deaf2SBenjamin Herrenschmidt int xics_spapr_alloc(XICSState *icp, int src, int irq_hint, bool lsi,
176a005b3efSGreg Kurz                      Error **errp);
177161deaf2SBenjamin Herrenschmidt int xics_spapr_alloc_block(XICSState *icp, int src, int num, bool lsi,
178161deaf2SBenjamin Herrenschmidt                            bool align, Error **errp);
179161deaf2SBenjamin Herrenschmidt void xics_spapr_free(XICSState *icp, int irq, int num);
180c04d6cfaSAnthony Liguori 
181c04d6cfaSAnthony Liguori void xics_cpu_setup(XICSState *icp, PowerPCCPU *cpu);
1824a4b344cSBharata B Rao void xics_cpu_destroy(XICSState *icp, PowerPCCPU *cpu);
183b5cec4c5SDavid Gibson 
1849c7027baSBenjamin Herrenschmidt /* Internal XICS interfaces */
1859c7027baSBenjamin Herrenschmidt int xics_get_cpu_index_by_dt_id(int cpu_dt_id);
1869c7027baSBenjamin Herrenschmidt 
1879c7027baSBenjamin Herrenschmidt void icp_set_cppr(XICSState *icp, int server, uint8_t cppr);
1889c7027baSBenjamin Herrenschmidt void icp_set_mfrr(XICSState *icp, int server, uint8_t mfrr);
1899c7027baSBenjamin Herrenschmidt uint32_t icp_accept(ICPState *ss);
1901cbd2220SBenjamin Herrenschmidt uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr);
1919c7027baSBenjamin Herrenschmidt void icp_eoi(XICSState *icp, int server, uint32_t xirr);
1929c7027baSBenjamin Herrenschmidt 
1939c7027baSBenjamin Herrenschmidt void ics_write_xive(ICSState *ics, int nr, int server,
1949c7027baSBenjamin Herrenschmidt                     uint8_t priority, uint8_t saved_priority);
1959c7027baSBenjamin Herrenschmidt 
1969c7027baSBenjamin Herrenschmidt void ics_set_irq_type(ICSState *ics, int srcno, bool lsi);
1979c7027baSBenjamin Herrenschmidt 
1989c7027baSBenjamin Herrenschmidt int xics_find_source(XICSState *icp, int irq);
1999c7027baSBenjamin Herrenschmidt 
2002a6a4076SMarkus Armbruster #endif /* XICS_H */
201