1b5cec4c5SDavid Gibson /*
2b5cec4c5SDavid Gibson * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3b5cec4c5SDavid Gibson *
4b5cec4c5SDavid Gibson * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
5b5cec4c5SDavid Gibson *
6b5cec4c5SDavid Gibson * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
7b5cec4c5SDavid Gibson *
8b5cec4c5SDavid Gibson * Permission is hereby granted, free of charge, to any person obtaining a copy
9b5cec4c5SDavid Gibson * of this software and associated documentation files (the "Software"), to deal
10b5cec4c5SDavid Gibson * in the Software without restriction, including without limitation the rights
11b5cec4c5SDavid Gibson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12b5cec4c5SDavid Gibson * copies of the Software, and to permit persons to whom the Software is
13b5cec4c5SDavid Gibson * furnished to do so, subject to the following conditions:
14b5cec4c5SDavid Gibson *
15b5cec4c5SDavid Gibson * The above copyright notice and this permission notice shall be included in
16b5cec4c5SDavid Gibson * all copies or substantial portions of the Software.
17b5cec4c5SDavid Gibson *
18b5cec4c5SDavid Gibson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19b5cec4c5SDavid Gibson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20b5cec4c5SDavid Gibson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21b5cec4c5SDavid Gibson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22b5cec4c5SDavid Gibson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23b5cec4c5SDavid Gibson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24b5cec4c5SDavid Gibson * THE SOFTWARE.
25b5cec4c5SDavid Gibson *
26b5cec4c5SDavid Gibson */
272a6a4076SMarkus Armbruster
282a6a4076SMarkus Armbruster #ifndef XICS_H
292a6a4076SMarkus Armbruster #define XICS_H
30b5cec4c5SDavid Gibson
31*8be545baSRichard Henderson #include "system/memory.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-core.h"
33db1015e9SEduardo Habkost #include "qom/object.h"
34c04d6cfaSAnthony Liguori
35b5cec4c5SDavid Gibson #define XICS_IPI 0x2
36c04d6cfaSAnthony Liguori #define XICS_BUID 0x1
37c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE (XICS_BUID << 12)
38b5cec4c5SDavid Gibson
39c04d6cfaSAnthony Liguori /*
40c04d6cfaSAnthony Liguori * We currently only support one BUID which is our interrupt base
41c04d6cfaSAnthony Liguori * (the kernel implementation supports more but we don't exploit
42c04d6cfaSAnthony Liguori * that yet)
43c04d6cfaSAnthony Liguori */
4499285aaeSCédric Le Goater typedef struct PnvICPState PnvICPState;
45d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass;
46c04d6cfaSAnthony Liguori typedef struct ICSState ICSState;
47c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState;
482cd908d0SCédric Le Goater typedef struct XICSFabric XICSFabric;
49b5cec4c5SDavid Gibson
50c04d6cfaSAnthony Liguori #define TYPE_ICP "icp"
51c821774aSEduardo Habkost OBJECT_DECLARE_TYPE(ICPState, ICPStateClass,
5230b5707cSEduardo Habkost ICP)
53c04d6cfaSAnthony Liguori
5499285aaeSCédric Le Goater #define TYPE_PNV_ICP "pnv-icp"
558110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(PnvICPState, PNV_ICP,
568110fa1dSEduardo Habkost TYPE_PNV_ICP)
5799285aaeSCédric Le Goater
58d1b5682dSAlexey Kardashevskiy
59d1b5682dSAlexey Kardashevskiy struct ICPStateClass {
60d1b5682dSAlexey Kardashevskiy DeviceClass parent_class;
61d1b5682dSAlexey Kardashevskiy
62a028dd42SCédric Le Goater DeviceRealize parent_realize;
63d1b5682dSAlexey Kardashevskiy };
64d1b5682dSAlexey Kardashevskiy
65c04d6cfaSAnthony Liguori struct ICPState {
66c04d6cfaSAnthony Liguori /*< private >*/
67c04d6cfaSAnthony Liguori DeviceState parent_obj;
68c04d6cfaSAnthony Liguori /*< public >*/
6911ad93f6SDavid Gibson CPUState *cs;
70cc706a53SBenjamin Herrenschmidt ICSState *xirr_owner;
71c04d6cfaSAnthony Liguori uint32_t xirr;
72c04d6cfaSAnthony Liguori uint8_t pending_priority;
73c04d6cfaSAnthony Liguori uint8_t mfrr;
74c04d6cfaSAnthony Liguori qemu_irq output;
75d49c603bSCédric Le Goater
762cd908d0SCédric Le Goater XICSFabric *xics;
77c04d6cfaSAnthony Liguori };
78c04d6cfaSAnthony Liguori
79ad265631SGreg Kurz #define ICP_PROP_XICS "xics"
809ed65663SGreg Kurz #define ICP_PROP_CPU "cpu"
81ad265631SGreg Kurz
8299285aaeSCédric Le Goater struct PnvICPState {
8399285aaeSCédric Le Goater ICPState parent_obj;
8499285aaeSCédric Le Goater
8599285aaeSCédric Le Goater MemoryRegion mmio;
8699285aaeSCédric Le Goater uint32_t links[3];
8799285aaeSCédric Le Goater };
8899285aaeSCédric Le Goater
89642e9271SDavid Gibson #define TYPE_ICS "ics"
908110fa1dSEduardo Habkost DECLARE_OBJ_CHECKERS(ICSState, ICSStateClass,
918110fa1dSEduardo Habkost ICS, TYPE_ICS)
92c04d6cfaSAnthony Liguori
93d1b5682dSAlexey Kardashevskiy
94d1b5682dSAlexey Kardashevskiy struct ICSStateClass {
95d1b5682dSAlexey Kardashevskiy DeviceClass parent_class;
96d1b5682dSAlexey Kardashevskiy
970a647b76SCédric Le Goater DeviceRealize parent_realize;
98a0c2e80aSPeter Maydell ResettablePhases parent_phases;
999ae1329eSCédric Le Goater
1009ae1329eSCédric Le Goater void (*reject)(ICSState *s, uint32_t irq);
1019ae1329eSCédric Le Goater void (*resend)(ICSState *s);
102d1b5682dSAlexey Kardashevskiy };
103d1b5682dSAlexey Kardashevskiy
104c04d6cfaSAnthony Liguori struct ICSState {
105c04d6cfaSAnthony Liguori /*< private >*/
106c04d6cfaSAnthony Liguori DeviceState parent_obj;
107c04d6cfaSAnthony Liguori /*< public >*/
108c04d6cfaSAnthony Liguori uint32_t nr_irqs;
109c04d6cfaSAnthony Liguori uint32_t offset;
110c04d6cfaSAnthony Liguori ICSIRQState *irqs;
111b4f27d71SCédric Le Goater XICSFabric *xics;
112c04d6cfaSAnthony Liguori };
113c04d6cfaSAnthony Liguori
114ad265631SGreg Kurz #define ICS_PROP_XICS "xics"
115ad265631SGreg Kurz
ics_valid_irq(ICSState * ics,uint32_t nr)1169c7027baSBenjamin Herrenschmidt static inline bool ics_valid_irq(ICSState *ics, uint32_t nr)
1179c7027baSBenjamin Herrenschmidt {
11872c1e5a6SCédric Le Goater return (nr >= ics->offset) && (nr < (ics->offset + ics->nr_irqs));
1199c7027baSBenjamin Herrenschmidt }
1209c7027baSBenjamin Herrenschmidt
121c04d6cfaSAnthony Liguori struct ICSIRQState {
122c04d6cfaSAnthony Liguori uint32_t server;
123c04d6cfaSAnthony Liguori uint8_t priority;
124c04d6cfaSAnthony Liguori uint8_t saved_priority;
125c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED 0x1
126c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT 0x2
127c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED 0x4
128c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING 0x8
129229e16fdSSam Bobroff #define XICS_STATUS_PRESENTED 0x10
130229e16fdSSam Bobroff #define XICS_STATUS_QUEUED 0x20
131c04d6cfaSAnthony Liguori uint8_t status;
1324af88944SAlexey Kardashevskiy /* (flags & XICS_FLAGS_IRQ_MASK) == 0 means the interrupt is not allocated */
1334af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_LSI 0x1
1344af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MSI 0x2
1354af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MASK 0x3
1364af88944SAlexey Kardashevskiy uint8_t flags;
137c04d6cfaSAnthony Liguori };
138c04d6cfaSAnthony Liguori
13951b18005SCédric Le Goater #define TYPE_XICS_FABRIC "xics-fabric"
14051b18005SCédric Le Goater #define XICS_FABRIC(obj) \
14100ed3da9SDavid Gibson INTERFACE_CHECK(XICSFabric, (obj), TYPE_XICS_FABRIC)
142db1015e9SEduardo Habkost typedef struct XICSFabricClass XICSFabricClass;
1438110fa1dSEduardo Habkost DECLARE_CLASS_CHECKERS(XICSFabricClass, XICS_FABRIC,
1448110fa1dSEduardo Habkost TYPE_XICS_FABRIC)
14551b18005SCédric Le Goater
146db1015e9SEduardo Habkost struct XICSFabricClass {
14751b18005SCédric Le Goater InterfaceClass parent;
14851b18005SCédric Le Goater ICSState *(*ics_get)(XICSFabric *xi, int irq);
14951b18005SCédric Le Goater void (*ics_resend)(XICSFabric *xi);
150b2fc59aaSCédric Le Goater ICPState *(*icp_get)(XICSFabric *xi, int server);
151db1015e9SEduardo Habkost };
15251b18005SCédric Le Goater
153b4f27d71SCédric Le Goater ICPState *xics_icp_get(XICSFabric *xi, int server);
154b5cec4c5SDavid Gibson
1559c7027baSBenjamin Herrenschmidt /* Internal XICS interfaces */
156e3403258SCédric Le Goater void icp_set_cppr(ICPState *icp, uint8_t cppr);
157e3403258SCédric Le Goater void icp_set_mfrr(ICPState *icp, uint8_t mfrr);
1589c7027baSBenjamin Herrenschmidt uint32_t icp_accept(ICPState *ss);
1591cbd2220SBenjamin Herrenschmidt uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr);
160e3403258SCédric Le Goater void icp_eoi(ICPState *icp, uint32_t xirr);
1619ae1329eSCédric Le Goater void icp_irq(ICSState *ics, int server, int nr, uint8_t priority);
162d49e8a9bSCédric Le Goater void icp_reset(ICPState *icp);
1639c7027baSBenjamin Herrenschmidt
16428976c99SDavid Gibson void ics_write_xive(ICSState *ics, int nr, int server,
1659c7027baSBenjamin Herrenschmidt uint8_t priority, uint8_t saved_priority);
16628976c99SDavid Gibson void ics_set_irq(void *opaque, int srcno, int val);
1679c7027baSBenjamin Herrenschmidt
ics_irq_free(ICSState * ics,uint32_t srcno)1684a99d405SCédric Le Goater static inline bool ics_irq_free(ICSState *ics, uint32_t srcno)
1694a99d405SCédric Le Goater {
1704a99d405SCédric Le Goater return !(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK);
1714a99d405SCédric Le Goater }
1724a99d405SCédric Le Goater
1739c7027baSBenjamin Herrenschmidt void ics_set_irq_type(ICSState *ics, int srcno, bool lsi);
1745242494cSPhilippe Mathieu-Daudé void icp_pic_print_info(ICPState *icp, GString *buf);
175dd77c49eSPhilippe Mathieu-Daudé void ics_pic_print_info(ICSState *ics, GString *buf);
1769c7027baSBenjamin Herrenschmidt
1777844e12bSCédric Le Goater void ics_resend(ICSState *ics);
178b2fc59aaSCédric Le Goater void icp_resend(ICPState *ss);
1799c7027baSBenjamin Herrenschmidt
1804f7a47beSCédric Le Goater Object *icp_create(Object *cpu, const char *type, XICSFabric *xi,
1814f7a47beSCédric Le Goater Error **errp);
1820990ce6aSGreg Kurz void icp_destroy(ICPState *icp);
1834f7a47beSCédric Le Goater
1840e5c7fadSGreg Kurz /* KVM */
1850e5c7fadSGreg Kurz void icp_get_kvm_state(ICPState *icp);
186330a21e3SGreg Kurz int icp_set_kvm_state(ICPState *icp, Error **errp);
1870e5c7fadSGreg Kurz void icp_synchronize_state(ICPState *icp);
1888e6e6efeSGreg Kurz void icp_kvm_realize(DeviceState *dev, Error **errp);
1890e5c7fadSGreg Kurz
190d80b2ccfSGreg Kurz void ics_get_kvm_state(ICSState *ics);
191330a21e3SGreg Kurz int ics_set_kvm_state_one(ICSState *ics, int srcno, Error **errp);
192330a21e3SGreg Kurz int ics_set_kvm_state(ICSState *ics, Error **errp);
193d80b2ccfSGreg Kurz void ics_synchronize_state(ICSState *ics);
194557b4567SGreg Kurz void ics_kvm_set_irq(ICSState *ics, int srcno, int val);
195d80b2ccfSGreg Kurz
1962a6a4076SMarkus Armbruster #endif /* XICS_H */
197