xref: /qemu/include/hw/ppc/spapr.h (revision ee76a09fc72cfbfab2bb5529320ef7e460adffd8)
12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H
22a6a4076SMarkus Armbruster #define HW_SPAPR_H
39fdf0c29SDavid Gibson 
49c17d615SPaolo Bonzini #include "sysemu/dma.h"
528e02042SDavid Gibson #include "hw/boards.h"
60d09e41aSPaolo Bonzini #include "hw/ppc/xics.h"
731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h"
84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h"
9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
10277f9acfSPaolo Bonzini 
114040ab72SDavid Gibson struct VIOsPAPRBus;
123384f95cSDavid Gibson struct sPAPRPHBState;
13639e8102SDavid Gibson struct sPAPRNVRAM;
1431fe14d1SNathan Fontenot typedef struct sPAPREventLogEntry sPAPREventLogEntry;
15ffbb1705SMichael Roth typedef struct sPAPREventSource sPAPREventSource;
160b0b8310SDavid Gibson typedef struct sPAPRPendingHPT sPAPRPendingHPT;
174040ab72SDavid Gibson 
184be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY     0x0000000000000040ULL
191b718907SDavid Gibson #define SPAPR_ENTRY_POINT       0x100
204be21d56SDavid Gibson 
21afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ     512000000ULL
22afd10a0fSBharata B Rao 
23147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc"
24147ff807SCédric Le Goater 
25147ff807SCédric Le Goater #define SPAPR_RTC(obj)                                  \
26147ff807SCédric Le Goater     OBJECT_CHECK(sPAPRRTCState, (obj), TYPE_SPAPR_RTC)
27147ff807SCédric Le Goater 
28147ff807SCédric Le Goater typedef struct sPAPRRTCState sPAPRRTCState;
29147ff807SCédric Le Goater struct sPAPRRTCState {
30147ff807SCédric Le Goater     /*< private >*/
31147ff807SCédric Le Goater     DeviceState parent_obj;
32147ff807SCédric Le Goater     int64_t ns_offset;
33147ff807SCédric Le Goater };
34147ff807SCédric Le Goater 
350cffce56SDavid Gibson typedef struct sPAPRDIMMState sPAPRDIMMState;
36183930c0SDavid Gibson typedef struct sPAPRMachineClass sPAPRMachineClass;
3728e02042SDavid Gibson 
3828e02042SDavid Gibson #define TYPE_SPAPR_MACHINE      "spapr-machine"
3928e02042SDavid Gibson #define SPAPR_MACHINE(obj) \
4028e02042SDavid Gibson     OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE)
41183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \
42183930c0SDavid Gibson     OBJECT_GET_CLASS(sPAPRMachineClass, obj, TYPE_SPAPR_MACHINE)
43183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \
44183930c0SDavid Gibson     OBJECT_CLASS_CHECK(sPAPRMachineClass, klass, TYPE_SPAPR_MACHINE)
45183930c0SDavid Gibson 
4630f4b05bSDavid Gibson typedef enum {
4730f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DEFAULT = 0,
4830f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DISABLED,
4930f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_ENABLED,
5030f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_REQUIRED,
5130f4b05bSDavid Gibson } sPAPRResizeHPT;
5230f4b05bSDavid Gibson 
53183930c0SDavid Gibson /**
5433face6bSDavid Gibson  * Capabilities
5533face6bSDavid Gibson  */
5633face6bSDavid Gibson 
57*ee76a09fSDavid Gibson /* Hardware Transactional Memory */
58*ee76a09fSDavid Gibson #define SPAPR_CAP_HTM               0x0000000000000001ULL
59*ee76a09fSDavid Gibson 
6033face6bSDavid Gibson typedef struct sPAPRCapabilities sPAPRCapabilities;
6133face6bSDavid Gibson struct sPAPRCapabilities {
6233face6bSDavid Gibson     uint64_t mask;
6333face6bSDavid Gibson };
6433face6bSDavid Gibson 
6533face6bSDavid Gibson /**
66183930c0SDavid Gibson  * sPAPRMachineClass:
67183930c0SDavid Gibson  */
68183930c0SDavid Gibson struct sPAPRMachineClass {
69183930c0SDavid Gibson     /*< private >*/
70183930c0SDavid Gibson     MachineClass parent_class;
71183930c0SDavid Gibson 
72183930c0SDavid Gibson     /*< public >*/
73224245bfSDavid Gibson     bool dr_lmb_enabled;       /* enable dynamic-reconfig/hotplug of LMBs */
7457040d45SThomas Huth     bool use_ohci_by_default;  /* use USB-OHCI instead of XHCI */
7546f7afa3SGreg Kurz     bool pre_2_10_has_unused_icps;
766737d9adSDavid Gibson     void (*phb_placement)(sPAPRMachineState *spapr, uint32_t index,
77daa23699SDavid Gibson                           uint64_t *buid, hwaddr *pio,
78daa23699SDavid Gibson                           hwaddr *mmio32, hwaddr *mmio64,
796737d9adSDavid Gibson                           unsigned n_dma, uint32_t *liobns, Error **errp);
8030f4b05bSDavid Gibson     sPAPRResizeHPT resize_hpt_default;
8133face6bSDavid Gibson     sPAPRCapabilities default_caps;
82183930c0SDavid Gibson };
8328e02042SDavid Gibson 
8428e02042SDavid Gibson /**
8528e02042SDavid Gibson  * sPAPRMachineState:
8628e02042SDavid Gibson  */
8728e02042SDavid Gibson struct sPAPRMachineState {
8828e02042SDavid Gibson     /*< private >*/
8928e02042SDavid Gibson     MachineState parent_obj;
9028e02042SDavid Gibson 
914040ab72SDavid Gibson     struct VIOsPAPRBus *vio_bus;
923384f95cSDavid Gibson     QLIST_HEAD(, sPAPRPHBState) phbs;
93639e8102SDavid Gibson     struct sPAPRNVRAM *nvram;
94681bfadeSCédric Le Goater     ICSState *ics;
95147ff807SCédric Le Goater     sPAPRRTCState rtc;
96a3467baaSDavid Gibson 
9730f4b05bSDavid Gibson     sPAPRResizeHPT resize_hpt;
98a3467baaSDavid Gibson     void *htab;
994be21d56SDavid Gibson     uint32_t htab_shift;
1009861bb3eSSuraj Jitindar Singh     uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROCESS_TABLE */
1010b0b8310SDavid Gibson     sPAPRPendingHPT *pending_hpt; /* in-progress resize */
1020b0b8310SDavid Gibson 
103a8170e5eSAvi Kivity     hwaddr rma_size;
1047f763a5dSDavid Gibson     int vrma_adjust;
105b7d1f77aSBenjamin Herrenschmidt     ssize_t rtas_size;
106b7d1f77aSBenjamin Herrenschmidt     void *rtas_blob;
107a19f7fb0SDavid Gibson     long kernel_size;
108a19f7fb0SDavid Gibson     bool kernel_le;
109a19f7fb0SDavid Gibson     uint32_t initrd_base;
110a19f7fb0SDavid Gibson     long initrd_size;
111880ae7deSDavid Gibson     uint64_t rtc_offset; /* Now used only during incoming migration */
11298a8b524SAlexey Kardashevskiy     struct PPCTimebase tb;
1133fc5acdeSAlexander Graf     bool has_graphics;
114fa98fbfcSSam Bobroff     uint32_t vsmt;       /* Virtual SMT mode (KVM's "core stride") */
11574d042e5SDavid Gibson 
11674d042e5SDavid Gibson     Notifier epow_notifier;
11731fe14d1SNathan Fontenot     QTAILQ_HEAD(, sPAPREventLogEntry) pending_events;
118ffbb1705SMichael Roth     bool use_hotplug_event_source;
119ffbb1705SMichael Roth     sPAPREventSource *event_sources;
1204be21d56SDavid Gibson 
1217843c0d6SDavid Gibson     /* ibm,client-architecture-support option negotiation */
1227843c0d6SDavid Gibson     bool cas_reboot;
1237843c0d6SDavid Gibson     bool cas_legacy_guest_workaround;
1247843c0d6SDavid Gibson     sPAPROptionVector *ov5;         /* QEMU-supported option vectors */
1257843c0d6SDavid Gibson     sPAPROptionVector *ov5_cas;     /* negotiated (via CAS) option vectors */
1267843c0d6SDavid Gibson     uint32_t max_compat_pvr;
1277843c0d6SDavid Gibson 
1284be21d56SDavid Gibson     /* Migration state */
1294be21d56SDavid Gibson     int htab_save_index;
1304be21d56SDavid Gibson     bool htab_first_pass;
131e68cb8b4SAlexey Kardashevskiy     int htab_fd;
13246503c2bSMichael Roth 
1330cffce56SDavid Gibson     /* Pending DIMM unplug cache. It is populated when a LMB
1340cffce56SDavid Gibson      * unplug starts. It can be regenerated if a migration
1350cffce56SDavid Gibson      * occurs during the unplug process. */
1360cffce56SDavid Gibson     QTAILQ_HEAD(, sPAPRDIMMState) pending_dimm_unplugs;
1370cffce56SDavid Gibson 
13828e02042SDavid Gibson     /*< public >*/
13928e02042SDavid Gibson     char *kvm_type;
1404a1c9cf0SBharata B Rao     MemoryHotplugState hotplug_memory;
141852ad27eSCédric Le Goater 
1425bc8d26dSCédric Le Goater     const char *icp_type;
14333face6bSDavid Gibson 
14433face6bSDavid Gibson     sPAPRCapabilities forced_caps, forbidden_caps;
14533face6bSDavid Gibson     sPAPRCapabilities effective_caps;
14628e02042SDavid Gibson };
1479fdf0c29SDavid Gibson 
1489fdf0c29SDavid Gibson #define H_SUCCESS         0
1499fdf0c29SDavid Gibson #define H_BUSY            1        /* Hardware busy -- retry later */
1509fdf0c29SDavid Gibson #define H_CLOSED          2        /* Resource closed */
1519fdf0c29SDavid Gibson #define H_NOT_AVAILABLE   3
1529fdf0c29SDavid Gibson #define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
1539fdf0c29SDavid Gibson #define H_PARTIAL         5
1549fdf0c29SDavid Gibson #define H_IN_PROGRESS     14       /* Kind of like busy */
1559fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15
1569fdf0c29SDavid Gibson #define H_PARTIAL_STORE   16
1579fdf0c29SDavid Gibson #define H_PENDING         17       /* returned from H_POLL_PENDING */
1589fdf0c29SDavid Gibson #define H_CONTINUE        18       /* Returned from H_Join on success */
1599fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
1609fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
1619fdf0c29SDavid Gibson                                                  is a good time to retry */
1629fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
1639fdf0c29SDavid Gibson                                                  is a good time to retry */
1649fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
1659fdf0c29SDavid Gibson                                                  is a good time to retry */
1669fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
1679fdf0c29SDavid Gibson                                                  is a good time to retry */
1689fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
1699fdf0c29SDavid Gibson                                                  is a good time to retry */
1709fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
1719fdf0c29SDavid Gibson                                                  is a good time to retry */
1729fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
1739fdf0c29SDavid Gibson #define H_HARDWARE        -1       /* Hardware error */
1749fdf0c29SDavid Gibson #define H_FUNCTION        -2       /* Function not supported */
1759fdf0c29SDavid Gibson #define H_PRIVILEGE       -3       /* Caller not privileged */
1769fdf0c29SDavid Gibson #define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
1779fdf0c29SDavid Gibson #define H_BAD_MODE        -5       /* Illegal msr value */
1789fdf0c29SDavid Gibson #define H_PTEG_FULL       -6       /* PTEG is full */
1799fdf0c29SDavid Gibson #define H_NOT_FOUND       -7       /* PTE was not found" */
1809fdf0c29SDavid Gibson #define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
1819fdf0c29SDavid Gibson #define H_NO_MEM          -9
1829fdf0c29SDavid Gibson #define H_AUTHORITY       -10
1839fdf0c29SDavid Gibson #define H_PERMISSION      -11
1849fdf0c29SDavid Gibson #define H_DROPPED         -12
1859fdf0c29SDavid Gibson #define H_SOURCE_PARM     -13
1869fdf0c29SDavid Gibson #define H_DEST_PARM       -14
1879fdf0c29SDavid Gibson #define H_REMOTE_PARM     -15
1889fdf0c29SDavid Gibson #define H_RESOURCE        -16
1899fdf0c29SDavid Gibson #define H_ADAPTER_PARM    -17
1909fdf0c29SDavid Gibson #define H_RH_PARM         -18
1919fdf0c29SDavid Gibson #define H_RCQ_PARM        -19
1929fdf0c29SDavid Gibson #define H_SCQ_PARM        -20
1939fdf0c29SDavid Gibson #define H_EQ_PARM         -21
1949fdf0c29SDavid Gibson #define H_RT_PARM         -22
1959fdf0c29SDavid Gibson #define H_ST_PARM         -23
1969fdf0c29SDavid Gibson #define H_SIGT_PARM       -24
1979fdf0c29SDavid Gibson #define H_TOKEN_PARM      -25
1989fdf0c29SDavid Gibson #define H_MLENGTH_PARM    -27
1999fdf0c29SDavid Gibson #define H_MEM_PARM        -28
2009fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29
2019fdf0c29SDavid Gibson #define H_ATTR_PARM       -30
2029fdf0c29SDavid Gibson #define H_PORT_PARM       -31
2039fdf0c29SDavid Gibson #define H_MCG_PARM        -32
2049fdf0c29SDavid Gibson #define H_VL_PARM         -33
2059fdf0c29SDavid Gibson #define H_TSIZE_PARM      -34
2069fdf0c29SDavid Gibson #define H_TRACE_PARM      -35
2079fdf0c29SDavid Gibson 
2089fdf0c29SDavid Gibson #define H_MASK_PARM       -37
2099fdf0c29SDavid Gibson #define H_MCG_FULL        -38
2109fdf0c29SDavid Gibson #define H_ALIAS_EXIST     -39
2119fdf0c29SDavid Gibson #define H_P_COUNTER       -40
2129fdf0c29SDavid Gibson #define H_TABLE_FULL      -41
2139fdf0c29SDavid Gibson #define H_ALT_TABLE       -42
2149fdf0c29SDavid Gibson #define H_MR_CONDITION    -43
2159fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44
2169fdf0c29SDavid Gibson #define H_R_STATE         -45
2179fdf0c29SDavid Gibson #define H_RESCINDEND      -46
21842561bf2SAnton Blanchard #define H_P2              -55
21942561bf2SAnton Blanchard #define H_P3              -56
22042561bf2SAnton Blanchard #define H_P4              -57
22142561bf2SAnton Blanchard #define H_P5              -58
22242561bf2SAnton Blanchard #define H_P6              -59
22342561bf2SAnton Blanchard #define H_P7              -60
22442561bf2SAnton Blanchard #define H_P8              -61
22542561bf2SAnton Blanchard #define H_P9              -62
22642561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256
2279fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005
2289fdf0c29SDavid Gibson 
2299fdf0c29SDavid Gibson 
2309fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware
2319fdf0c29SDavid Gibson  * when a call cannot be completed now, but the identical call
2329fdf0c29SDavid Gibson  * should be retried later.  This prevents calls blocking in the
2339fdf0c29SDavid Gibson  * firmware for long periods of time.  Annoyingly the firmware can return
2349fdf0c29SDavid Gibson  * a range of return codes, hinting at how long we should wait before
2359fdf0c29SDavid Gibson  * retrying.  If you don't care for the hint, the macro below is a good
2369fdf0c29SDavid Gibson  * way to check for the long_busy return codes
2379fdf0c29SDavid Gibson  */
2389fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
2399fdf0c29SDavid Gibson                             && (x <= H_LONG_BUSY_END_RANGE))
2409fdf0c29SDavid Gibson 
2419fdf0c29SDavid Gibson /* Flags */
2429fdf0c29SDavid Gibson #define H_LARGE_PAGE      (1ULL<<(63-16))
2439fdf0c29SDavid Gibson #define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
2449fdf0c29SDavid Gibson #define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
2459fdf0c29SDavid Gibson #define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
2469fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
2479fdf0c29SDavid Gibson #define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
2489fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
2499fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
2509fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
2519fdf0c29SDavid Gibson #define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
2529fdf0c29SDavid Gibson #define H_ANDCOND         (1ULL<<(63-33))
2539fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
2549fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
2559fdf0c29SDavid Gibson #define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
2569fdf0c29SDavid Gibson #define H_COPY_PAGE       (1ULL<<(63-49))
2579fdf0c29SDavid Gibson #define H_N               (1ULL<<(63-61))
2589fdf0c29SDavid Gibson #define H_PP1             (1ULL<<(63-62))
2599fdf0c29SDavid Gibson #define H_PP2             (1ULL<<(63-63))
2609fdf0c29SDavid Gibson 
261a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */
262a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR           1
263a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR            2
264a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE     3
265a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE                  4
266a46622fdSAlexey Kardashevskiy 
267a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */
26842561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG    0
26942561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1
27042561bf2SAnton Blanchard 
2719fdf0c29SDavid Gibson /* VASI States */
2729fdf0c29SDavid Gibson #define H_VASI_INVALID    0
2739fdf0c29SDavid Gibson #define H_VASI_ENABLED    1
2749fdf0c29SDavid Gibson #define H_VASI_ABORTED    2
2759fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3
2769fdf0c29SDavid Gibson #define H_VASI_SUSPENDED  4
2779fdf0c29SDavid Gibson #define H_VASI_RESUMED    5
2789fdf0c29SDavid Gibson #define H_VASI_COMPLETED  6
2799fdf0c29SDavid Gibson 
2809fdf0c29SDavid Gibson /* DABRX flags */
2819fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
2829fdf0c29SDavid Gibson #define H_DABRX_KERNEL     (1ULL<<(63-62))
2839fdf0c29SDavid Gibson #define H_DABRX_USER       (1ULL<<(63-63))
2849fdf0c29SDavid Gibson 
28566a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */
2869fdf0c29SDavid Gibson #define H_CB_ALIGNMENT     4096
2879fdf0c29SDavid Gibson 
2889fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */
2899fdf0c29SDavid Gibson #define H_REMOVE                0x04
2909fdf0c29SDavid Gibson #define H_ENTER                 0x08
2919fdf0c29SDavid Gibson #define H_READ                  0x0c
2929fdf0c29SDavid Gibson #define H_CLEAR_MOD             0x10
2939fdf0c29SDavid Gibson #define H_CLEAR_REF             0x14
2949fdf0c29SDavid Gibson #define H_PROTECT               0x18
2959fdf0c29SDavid Gibson #define H_GET_TCE               0x1c
2969fdf0c29SDavid Gibson #define H_PUT_TCE               0x20
2979fdf0c29SDavid Gibson #define H_SET_SPRG0             0x24
2989fdf0c29SDavid Gibson #define H_SET_DABR              0x28
2999fdf0c29SDavid Gibson #define H_PAGE_INIT             0x2c
3009fdf0c29SDavid Gibson #define H_SET_ASR               0x30
3019fdf0c29SDavid Gibson #define H_ASR_ON                0x34
3029fdf0c29SDavid Gibson #define H_ASR_OFF               0x38
3039fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD       0x3c
3049fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE      0x40
3059fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD    0x44
3069fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE   0x48
3079fdf0c29SDavid Gibson #define H_LOGICAL_ICBI          0x4c
3089fdf0c29SDavid Gibson #define H_LOGICAL_DCBF          0x50
3099fdf0c29SDavid Gibson #define H_GET_TERM_CHAR         0x54
3109fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR         0x58
3119fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL       0x5c
3129fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA       0x60
3139fdf0c29SDavid Gibson #define H_EOI                   0x64
3149fdf0c29SDavid Gibson #define H_CPPR                  0x68
3159fdf0c29SDavid Gibson #define H_IPI                   0x6c
3169fdf0c29SDavid Gibson #define H_IPOLL                 0x70
3179fdf0c29SDavid Gibson #define H_XIRR                  0x74
3189fdf0c29SDavid Gibson #define H_PERFMON               0x7c
3199fdf0c29SDavid Gibson #define H_MIGRATE_DMA           0x78
3209fdf0c29SDavid Gibson #define H_REGISTER_VPA          0xDC
3219fdf0c29SDavid Gibson #define H_CEDE                  0xE0
3229fdf0c29SDavid Gibson #define H_CONFER                0xE4
3239fdf0c29SDavid Gibson #define H_PROD                  0xE8
3249fdf0c29SDavid Gibson #define H_GET_PPP               0xEC
3259fdf0c29SDavid Gibson #define H_SET_PPP               0xF0
3269fdf0c29SDavid Gibson #define H_PURR                  0xF4
3279fdf0c29SDavid Gibson #define H_PIC                   0xF8
3289fdf0c29SDavid Gibson #define H_REG_CRQ               0xFC
3299fdf0c29SDavid Gibson #define H_FREE_CRQ              0x100
3309fdf0c29SDavid Gibson #define H_VIO_SIGNAL            0x104
3319fdf0c29SDavid Gibson #define H_SEND_CRQ              0x108
3329fdf0c29SDavid Gibson #define H_COPY_RDMA             0x110
3339fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN  0x114
3349fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN      0x118
3359fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
3369fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN      0x120
3379fdf0c29SDavid Gibson #define H_BULK_REMOVE           0x124
3389fdf0c29SDavid Gibson #define H_MULTICAST_CTRL        0x130
3399fdf0c29SDavid Gibson #define H_SET_XDABR             0x134
3409fdf0c29SDavid Gibson #define H_STUFF_TCE             0x138
3419fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT      0x13C
3429fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
3439fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO    0x150
3449fdf0c29SDavid Gibson #define H_REGISTER_VTERM        0x154
3459fdf0c29SDavid Gibson #define H_FREE_VTERM            0x158
3469fdf0c29SDavid Gibson #define H_RESET_EVENTS          0x15C
3479fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE        0x160
3489fdf0c29SDavid Gibson #define H_FREE_RESOURCE         0x164
3499fdf0c29SDavid Gibson #define H_MODIFY_QP             0x168
3509fdf0c29SDavid Gibson #define H_QUERY_QP              0x16C
3519fdf0c29SDavid Gibson #define H_REREGISTER_PMR        0x170
3529fdf0c29SDavid Gibson #define H_REGISTER_SMR          0x174
3539fdf0c29SDavid Gibson #define H_QUERY_MR              0x178
3549fdf0c29SDavid Gibson #define H_QUERY_MW              0x17C
3559fdf0c29SDavid Gibson #define H_QUERY_HCA             0x180
3569fdf0c29SDavid Gibson #define H_QUERY_PORT            0x184
3579fdf0c29SDavid Gibson #define H_MODIFY_PORT           0x188
3589fdf0c29SDavid Gibson #define H_DEFINE_AQP1           0x18C
3599fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER      0x190
3609fdf0c29SDavid Gibson #define H_DEFINE_AQP0           0x194
3619fdf0c29SDavid Gibson #define H_RESIZE_MR             0x198
3629fdf0c29SDavid Gibson #define H_ATTACH_MCQP           0x19C
3639fdf0c29SDavid Gibson #define H_DETACH_MCQP           0x1A0
3649fdf0c29SDavid Gibson #define H_CREATE_RPT            0x1A4
3659fdf0c29SDavid Gibson #define H_REMOVE_RPT            0x1A8
3669fdf0c29SDavid Gibson #define H_REGISTER_RPAGES       0x1AC
3679fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC      0x1B0
3689fdf0c29SDavid Gibson #define H_ERROR_DATA            0x1B4
3699fdf0c29SDavid Gibson #define H_GET_HCA_INFO          0x1B8
3709fdf0c29SDavid Gibson #define H_GET_PERF_COUNT        0x1BC
3719fdf0c29SDavid Gibson #define H_MANAGE_TRACE          0x1C0
3729fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
3739fdf0c29SDavid Gibson #define H_QUERY_INT_STATE       0x1E4
3749fdf0c29SDavid Gibson #define H_POLL_PENDING          0x1D8
3759fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES      0x244
3769fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP         0x250
3779fdf0c29SDavid Gibson #define H_QUERY_HEA_QP          0x254
3789fdf0c29SDavid Gibson #define H_QUERY_HEA             0x258
3799fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT        0x25C
3809fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT       0x260
3819fdf0c29SDavid Gibson #define H_REG_BCMC              0x264
3829fdf0c29SDavid Gibson #define H_DEREG_BCMC            0x268
3839fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES   0x26C
3849fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA   0x270
3859fdf0c29SDavid Gibson #define H_GET_HEA_INFO          0x274
3869fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE    0x278
3879fdf0c29SDavid Gibson #define H_ADD_CONN              0x284
3889fdf0c29SDavid Gibson #define H_DEL_CONN              0x288
3899fdf0c29SDavid Gibson #define H_JOIN                  0x298
3909fdf0c29SDavid Gibson #define H_VASI_STATE            0x2A4
3919fdf0c29SDavid Gibson #define H_ENABLE_CRQ            0x2B0
3929fdf0c29SDavid Gibson #define H_GET_EM_PARMS          0x2B8
3939fdf0c29SDavid Gibson #define H_SET_MPP               0x2D0
3949fdf0c29SDavid Gibson #define H_GET_MPP               0x2D4
3955d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X                0x2FC
3964d9392beSThomas Huth #define H_RANDOM                0x300
39742561bf2SAnton Blanchard #define H_SET_MODE              0x31C
39830f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE    0x36C
39930f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT     0x370
400d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB             0x374
401d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID        0x378
402d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL     0x37C
4031c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET      0x380
4041c7ad77eSNicholas Piggin #define MAX_HCALL_OPCODE        H_SIGNAL_SYS_RESET
4059fdf0c29SDavid Gibson 
40639ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp
40739ac8455SDavid Gibson  * as well.
40839ac8455SDavid Gibson  *
40939ac8455SDavid Gibson  * We also need some hcalls which are specific to qemu / KVM-on-POWER.
410498cd995SGreg Kurz  * We put those into the 0xf000-0xfffc range which is reserved by PAPR
411498cd995SGreg Kurz  * for "platform-specific" hcalls.
41239ac8455SDavid Gibson  */
41339ac8455SDavid Gibson #define KVMPPC_HCALL_BASE       0xf000
41439ac8455SDavid Gibson #define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
415c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
4162a6593cbSAlexey Kardashevskiy /* Client Architecture support */
4172a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS            (KVMPPC_HCALL_BASE + 0x2)
4182a6593cbSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX        KVMPPC_H_CAS
41939ac8455SDavid Gibson 
4202a6593cbSAlexey Kardashevskiy typedef struct sPAPRDeviceTreeUpdateHeader {
4212a6593cbSAlexey Kardashevskiy     uint32_t version_id;
4222a6593cbSAlexey Kardashevskiy } sPAPRDeviceTreeUpdateHeader;
4232a6593cbSAlexey Kardashevskiy 
4249fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \
425aaf87c66SThomas Huth     do { \
426aaf87c66SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
427aaf87c66SThomas Huth     } while (0)
4289fdf0c29SDavid Gibson 
42928e02042SDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
4309fdf0c29SDavid Gibson                                        target_ulong opcode,
4319fdf0c29SDavid Gibson                                        target_ulong *args);
4329fdf0c29SDavid Gibson 
4339fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
434aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
4359fdf0c29SDavid Gibson                              target_ulong *args);
4369fdf0c29SDavid Gibson 
437ee954280SGavin Shan /* ibm,set-eeh-option */
438ee954280SGavin Shan #define RTAS_EEH_DISABLE                 0
439ee954280SGavin Shan #define RTAS_EEH_ENABLE                  1
440ee954280SGavin Shan #define RTAS_EEH_THAW_IO                 2
441ee954280SGavin Shan #define RTAS_EEH_THAW_DMA                3
442ee954280SGavin Shan 
443ee954280SGavin Shan /* ibm,get-config-addr-info2 */
444ee954280SGavin Shan #define RTAS_GET_PE_ADDR                 0
445ee954280SGavin Shan #define RTAS_GET_PE_MODE                 1
446ee954280SGavin Shan #define RTAS_PE_MODE_NONE                0
447ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED          1
448ee954280SGavin Shan #define RTAS_PE_MODE_SHARED              2
449ee954280SGavin Shan 
450ee954280SGavin Shan /* ibm,read-slot-reset-state2 */
451ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL         0
452ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET          1
453ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
454ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA    4
455ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL        5
456ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT             0
457ee954280SGavin Shan #define RTAS_EEH_SUPPORT                 1
458ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO         1000
459ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO         0
460ee954280SGavin Shan 
461ee954280SGavin Shan /* ibm,set-slot-reset */
462ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE       0
463ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT              1
464ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL      3
465ee954280SGavin Shan 
466ee954280SGavin Shan /* ibm,slot-error-detail */
467ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG           1
468ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG           2
469ee954280SGavin Shan 
470a64d325dSAlexey Kardashevskiy /* RTAS return codes */
471a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS                        0
472a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND                1
473a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR                       -1
474a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY                           -2
475a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR                    -3
4763ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED                  -3
4779d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR              -3
4783ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED                 -9002
479c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR            -9999
480a64d325dSAlexey Kardashevskiy 
481ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */
482ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K       0x01
483ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K      0x02
484ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M      0x04
485ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M      0x08
486ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M      0x10
487ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M     0x20
488ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M     0x40
489ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G      0x80
490ae4de14cSAlexey Kardashevskiy 
4913a3b8502SAlexey Kardashevskiy /* RTAS tokens */
4923a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE      0x2000
4933a3b8502SAlexey Kardashevskiy 
4943a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER                  (RTAS_TOKEN_BASE + 0x00)
4953a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x01)
4963a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x02)
4973a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF                          (RTAS_TOKEN_BASE + 0x03)
4983a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT                      (RTAS_TOKEN_BASE + 0x04)
4993a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE            (RTAS_TOKEN_BASE + 0x05)
5003a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU                          (RTAS_TOKEN_BASE + 0x06)
5013a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF                          (RTAS_TOKEN_BASE + 0x07)
5023a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x08)
5033a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x09)
5043a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE                       (RTAS_TOKEN_BASE + 0x0A)
5053a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE                       (RTAS_TOKEN_BASE + 0x0B)
5063a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF                        (RTAS_TOKEN_BASE + 0x0C)
5073a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON                         (RTAS_TOKEN_BASE + 0x0D)
5083a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION                    (RTAS_TOKEN_BASE + 0x0E)
5093a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN                         (RTAS_TOKEN_BASE + 0x0F)
5103a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS                 (RTAS_TOKEN_BASE + 0x10)
5113a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE                            (RTAS_TOKEN_BASE + 0x11)
5123a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH                        (RTAS_TOKEN_BASE + 0x12)
5133a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE                        (RTAS_TOKEN_BASE + 0x13)
5143a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG                    (RTAS_TOKEN_BASE + 0x14)
5153a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG                   (RTAS_TOKEN_BASE + 0x15)
5163a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG                (RTAS_TOKEN_BASE + 0x16)
5173a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG               (RTAS_TOKEN_BASE + 0x17)
5183a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER  (RTAS_TOKEN_BASE + 0x18)
5193a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI                     (RTAS_TOKEN_BASE + 0x19)
5203a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR                      (RTAS_TOKEN_BASE + 0x1A)
5213a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1B)
5223a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1C)
5233a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE                   (RTAS_TOKEN_BASE + 0x1D)
5243a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR            (RTAS_TOKEN_BASE + 0x1E)
5253a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM                        (RTAS_TOKEN_BASE + 0x1F)
526ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION                 (RTAS_TOKEN_BASE + 0x20)
527ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2          (RTAS_TOKEN_BASE + 0x21)
528ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2         (RTAS_TOKEN_BASE + 0x22)
529ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET                 (RTAS_TOKEN_BASE + 0x23)
530ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE                   (RTAS_TOKEN_BASE + 0x24)
531ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL              (RTAS_TOKEN_BASE + 0x25)
532ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x26)
533ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x27)
534ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x28)
535ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x29)
5363a3b8502SAlexey Kardashevskiy 
537ae4de14cSAlexey Kardashevskiy #define RTAS_TOKEN_MAX                          (RTAS_TOKEN_BASE + 0x2A)
5383a3b8502SAlexey Kardashevskiy 
5393052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */
5403b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS      20
5413052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE        42
542b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID                        48
5433052d951SSam bobroff 
5448c8639dfSMike Day /* RTAS indicator/sensor types
5458c8639dfSMike Day  *
5468c8639dfSMike Day  * as defined by PAPR+ 2.7 7.3.5.4, Table 41
5478c8639dfSMike Day  *
5488c8639dfSMike Day  * NOTE: currently only DR-related sensors are implemented here
5498c8639dfSMike Day  */
5508c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE        9001
5518c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR                     9002
5528c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE       9003
5538c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
5548c8639dfSMike Day 
5553052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter
5563052d951SSam bobroff  * of the RTAS ibm,get-system-parameter call.
5573052d951SSam bobroff  */
5583052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED  0
5593052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
5603052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
5613052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC  3
5623052d951SSam bobroff 
5634fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr)
5644fe822e0SAlexey Kardashevskiy {
5654fe822e0SAlexey Kardashevskiy     return addr & ~0xF000000000000000ULL;
5664fe822e0SAlexey Kardashevskiy }
5674fe822e0SAlexey Kardashevskiy 
56839ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n)
56939ac8455SDavid Gibson {
570fdfba1a2SEdgar E. Iglesias     return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n));
57139ac8455SDavid Gibson }
57239ac8455SDavid Gibson 
573a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n)
574a14aa92bSGavin Shan {
575a14aa92bSGavin Shan     return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
576a14aa92bSGavin Shan }
577a14aa92bSGavin Shan 
57839ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val)
57939ac8455SDavid Gibson {
580ab1da857SEdgar E. Iglesias     stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val);
58139ac8455SDavid Gibson }
58239ac8455SDavid Gibson 
58328e02042SDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
584210b580bSAnthony Liguori                               uint32_t token,
58539ac8455SDavid Gibson                               uint32_t nargs, target_ulong args,
58639ac8455SDavid Gibson                               uint32_t nret, target_ulong rets);
5873a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
58828e02042SDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPRMachineState *sm,
58939ac8455SDavid Gibson                              uint32_t token, uint32_t nargs, target_ulong args,
59039ac8455SDavid Gibson                              uint32_t nret, target_ulong rets);
5913f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas);
5922cac78c1SDavid Gibson void spapr_load_rtas(sPAPRMachineState *spapr, void *fdt, hwaddr addr);
59339ac8455SDavid Gibson 
594ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT   12
595ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
596ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
597ad0ebb91SDavid Gibson 
598ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN    0x00000000
5994290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg)    (0x00000000 | (reg))
600c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \
601c8545818SAlexey Kardashevskiy     (0x80000000 | ((phb_index) << 8) | (window_num))
602d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn)   (!!((liobn) & 0x80000000))
603c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
604ad0ebb91SDavid Gibson 
60574d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX      2048
60674d042e5SDavid Gibson 
60779853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE    1
60879853e18STyrel Datwyler 
609bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related
610bb2d8ab6SGreg Kurz  * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie,
611bb2d8ab6SGreg Kurz  * VIO devices, RTAS event sources and PHBs).
612bb2d8ab6SGreg Kurz  */
613bb2d8ab6SGreg Kurz static inline void spapr_dt_xics_irq(uint32_t *intspec, int irq, bool is_lsi)
614bb2d8ab6SGreg Kurz {
615bb2d8ab6SGreg Kurz     intspec[0] = cpu_to_be32(irq);
616bb2d8ab6SGreg Kurz     intspec[1] = is_lsi ? cpu_to_be32(1) : 0;
617bb2d8ab6SGreg Kurz }
618bb2d8ab6SGreg Kurz 
6192b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable;
62074d042e5SDavid Gibson 
621a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
622a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \
623a83000f5SAnthony Liguori     OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE)
624a83000f5SAnthony Liguori 
6251221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region"
6261221a474SAlexey Kardashevskiy #define SPAPR_IOMMU_MEMORY_REGION(obj) \
6271221a474SAlexey Kardashevskiy         OBJECT_CHECK(IOMMUMemoryRegion, (obj), TYPE_SPAPR_IOMMU_MEMORY_REGION)
6281221a474SAlexey Kardashevskiy 
629a83000f5SAnthony Liguori struct sPAPRTCETable {
630a83000f5SAnthony Liguori     DeviceState parent;
631a83000f5SAnthony Liguori     uint32_t liobn;
632a83000f5SAnthony Liguori     uint32_t nb_table;
6331b8eceeeSAlexey Kardashevskiy     uint64_t bus_offset;
634650f33adSAlexey Kardashevskiy     uint32_t page_shift;
635a83000f5SAnthony Liguori     uint64_t *table;
636a26fdf39SAlexey Kardashevskiy     uint32_t mig_nb_table;
637a26fdf39SAlexey Kardashevskiy     uint64_t *mig_table;
638a83000f5SAnthony Liguori     bool bypass;
6396a81dd17SDavid Gibson     bool need_vfio;
640a83000f5SAnthony Liguori     int fd;
6413df9d748SAlexey Kardashevskiy     MemoryRegion root;
6423df9d748SAlexey Kardashevskiy     IOMMUMemoryRegion iommu;
643ee9a569aSAlexey Kardashevskiy     struct VIOsPAPRDevice *vdev; /* for @bypass migration compatibility only */
644a83000f5SAnthony Liguori     QLIST_ENTRY(sPAPRTCETable) list;
645a83000f5SAnthony Liguori };
646a83000f5SAnthony Liguori 
647f9ce8e0aSThomas Huth sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn);
64831fe14d1SNathan Fontenot 
6495341258eSDavid Gibson struct sPAPREventLogEntry {
650fd38804bSDaniel Henrique Barboza     uint32_t summary;
651fd38804bSDaniel Henrique Barboza     uint32_t extended_length;
652fd38804bSDaniel Henrique Barboza     void *extended_log;
65331fe14d1SNathan Fontenot     QTAILQ_ENTRY(sPAPREventLogEntry) next;
65431fe14d1SNathan Fontenot };
65531fe14d1SNathan Fontenot 
65628e02042SDavid Gibson void spapr_events_init(sPAPRMachineState *sm);
657ffbb1705SMichael Roth void spapr_dt_events(sPAPRMachineState *sm, void *fdt);
65828e02042SDavid Gibson int spapr_h_cas_compose_response(sPAPRMachineState *sm,
65903d196b7SBharata B Rao                                  target_ulong addr, target_ulong size,
6606787d27bSMichael Roth                                  sPAPROptionVector *ov5_updates);
661b4db5413SSuraj Jitindar Singh void close_htab_fd(sPAPRMachineState *spapr);
662b4db5413SSuraj Jitindar Singh void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr);
66306ec79e8SBharata B Rao void spapr_free_hpt(sPAPRMachineState *spapr);
664df7625d4SAlexey Kardashevskiy sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn);
665df7625d4SAlexey Kardashevskiy void spapr_tce_table_enable(sPAPRTCETable *tcet,
666df7625d4SAlexey Kardashevskiy                             uint32_t page_shift, uint64_t bus_offset,
667df7625d4SAlexey Kardashevskiy                             uint32_t nb_table);
668a26fdf39SAlexey Kardashevskiy void spapr_tce_table_disable(sPAPRTCETable *tcet);
669c10325d6SDavid Gibson void spapr_tce_set_need_vfio(sPAPRTCETable *tcet, bool need_vfio);
670c10325d6SDavid Gibson 
671a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet);
672ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname,
6735c4cbcf2SAlexey Kardashevskiy                  uint32_t liobn, uint64_t window, uint32_t size);
6745c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
6752b7dc949SPaolo Bonzini                       sPAPRTCETable *tcet);
676eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian);
6777a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_index(sPAPRDRConnector *drc);
6787a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_index(sPAPRDRConnector *drc);
6797a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_count(sPAPRDRConnectorType drc_type,
6807a36ae7aSBharata B Rao                                        uint32_t count);
6817a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_count(sPAPRDRConnectorType drc_type,
6827a36ae7aSBharata B Rao                                           uint32_t count);
683afdbd403SBharata B Rao void spapr_hotplug_req_add_by_count_indexed(sPAPRDRConnectorType drc_type,
684afdbd403SBharata B Rao                                             uint32_t count, uint32_t index);
685afdbd403SBharata B Rao void spapr_hotplug_req_remove_by_count_indexed(sPAPRDRConnectorType drc_type,
686afdbd403SBharata B Rao                                                uint32_t count, uint32_t index);
6870b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize);
6882772cf6bSDavid Gibson void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
6892772cf6bSDavid Gibson                           Error **errp);
69056258174SDaniel Henrique Barboza void spapr_clear_pending_events(sPAPRMachineState *spapr);
69128df36a1SDavid Gibson 
69231834723SDaniel Henrique Barboza /* CPU and LMB DRC release callbacks. */
69331834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev);
69431834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev);
69531834723SDaniel Henrique Barboza 
696147ff807SCédric Le Goater void spapr_rtc_read(sPAPRRTCState *rtc, struct tm *tm, uint32_t *ns);
697147ff807SCédric Le Goater int spapr_rtc_import_offset(sPAPRRTCState *rtc, int64_t legacy_offset);
69828df36a1SDavid Gibson 
699147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng"
700ad0ebb91SDavid Gibson 
7014d9392beSThomas Huth int spapr_rng_populate_dt(void *fdt);
7024d9392beSThomas Huth 
703db4ef288SBharata B Rao #define SPAPR_MEMORY_BLOCK_SIZE (1 << 28) /* 256MB */
704db4ef288SBharata B Rao 
7054a1c9cf0SBharata B Rao /*
7064a1c9cf0SBharata B Rao  * This defines the maximum number of DIMM slots we can have for sPAPR
7074a1c9cf0SBharata B Rao  * guest. This is not defined by sPAPR but we are defining it to 32 slots
7084a1c9cf0SBharata B Rao  * based on default number of slots provided by PowerPC kernel.
7094a1c9cf0SBharata B Rao  */
7104a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS     32
7114a1c9cf0SBharata B Rao 
7124a1c9cf0SBharata B Rao /* 1GB alignment for hotplug memory region */
7134a1c9cf0SBharata B Rao #define SPAPR_HOTPLUG_MEM_ALIGN (1ULL << 30)
7144a1c9cf0SBharata B Rao 
71503d196b7SBharata B Rao /*
71603d196b7SBharata B Rao  * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory
71703d196b7SBharata B Rao  * property under ibm,dynamic-reconfiguration-memory node.
71803d196b7SBharata B Rao  */
71903d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6
72003d196b7SBharata B Rao 
72103d196b7SBharata B Rao /*
722d0e5a8f2SBharata B Rao  * Defines for flag value in ibm,dynamic-memory property under
723d0e5a8f2SBharata B Rao  * ibm,dynamic-reconfiguration-memory node.
72403d196b7SBharata B Rao  */
72503d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008
726d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020
727d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080
72803d196b7SBharata B Rao 
7291c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg);
7301c7ad77eSNicholas Piggin 
7310b0b8310SDavid Gibson #define HTAB_SIZE(spapr)        (1ULL << ((spapr)->htab_shift))
7320b0b8310SDavid Gibson 
7332e886fb3SSam Bobroff int spapr_vcpu_id(PowerPCCPU *cpu);
7342e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id);
7352e886fb3SSam Bobroff 
73660c6823bSCédric Le Goater int spapr_irq_alloc(sPAPRMachineState *spapr, int irq_hint, bool lsi,
73760c6823bSCédric Le Goater                     Error **errp);
73860c6823bSCédric Le Goater int spapr_irq_alloc_block(sPAPRMachineState *spapr, int num, bool lsi,
73960c6823bSCédric Le Goater                           bool align, Error **errp);
74060c6823bSCédric Le Goater void spapr_irq_free(sPAPRMachineState *spapr, int irq, int num);
74177183755SCédric Le Goater qemu_irq spapr_qirq(sPAPRMachineState *spapr, int irq);
74260c6823bSCédric Le Goater 
74333face6bSDavid Gibson /*
74433face6bSDavid Gibson  * Handling of optional capabilities
74533face6bSDavid Gibson  */
74633face6bSDavid Gibson static inline sPAPRCapabilities spapr_caps(uint64_t mask)
74733face6bSDavid Gibson {
74833face6bSDavid Gibson     sPAPRCapabilities caps = { mask };
74933face6bSDavid Gibson     return caps;
75033face6bSDavid Gibson }
75133face6bSDavid Gibson 
75233face6bSDavid Gibson static inline bool spapr_has_cap(sPAPRMachineState *spapr, uint64_t cap)
75333face6bSDavid Gibson {
75433face6bSDavid Gibson     return !!(spapr->effective_caps.mask & cap);
75533face6bSDavid Gibson }
75633face6bSDavid Gibson 
75733face6bSDavid Gibson void spapr_caps_reset(sPAPRMachineState *spapr);
75833face6bSDavid Gibson void spapr_caps_validate(sPAPRMachineState *spapr, Error **errp);
75933face6bSDavid Gibson void spapr_caps_add_properties(sPAPRMachineClass *smc, Error **errp);
76033face6bSDavid Gibson 
7612a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */
762