12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H 22a6a4076SMarkus Armbruster #define HW_SPAPR_H 39fdf0c29SDavid Gibson 4ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h" 59c17d615SPaolo Bonzini #include "sysemu/dma.h" 628e02042SDavid Gibson #include "hw/boards.h" 731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h" 84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h" 9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h" 1082cffa2eSCédric Le Goater #include "hw/ppc/spapr_irq.h" 11ce2918cbSDavid Gibson #include "hw/ppc/spapr_xive.h" /* For SpaprXive */ 120d8d6a24SThomas Huth #include "hw/ppc/xics.h" /* For ICSState */ 13277f9acfSPaolo Bonzini 14ce2918cbSDavid Gibson struct SpaprVioBus; 15ce2918cbSDavid Gibson struct SpaprPhbState; 16ce2918cbSDavid Gibson struct SpaprNvram; 170d8d6a24SThomas Huth 18ce2918cbSDavid Gibson typedef struct SpaprEventLogEntry SpaprEventLogEntry; 19ce2918cbSDavid Gibson typedef struct SpaprEventSource SpaprEventSource; 20ce2918cbSDavid Gibson typedef struct SpaprPendingHpt SpaprPendingHpt; 214040ab72SDavid Gibson 224be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL 231b718907SDavid Gibson #define SPAPR_ENTRY_POINT 0x100 244be21d56SDavid Gibson 25afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ 512000000ULL 26afd10a0fSBharata B Rao 27147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc" 28147ff807SCédric Le Goater 29147ff807SCédric Le Goater #define SPAPR_RTC(obj) \ 30ce2918cbSDavid Gibson OBJECT_CHECK(SpaprRtcState, (obj), TYPE_SPAPR_RTC) 31147ff807SCédric Le Goater 32ce2918cbSDavid Gibson typedef struct SpaprRtcState SpaprRtcState; 33ce2918cbSDavid Gibson struct SpaprRtcState { 34147ff807SCédric Le Goater /*< private >*/ 35147ff807SCédric Le Goater DeviceState parent_obj; 36147ff807SCédric Le Goater int64_t ns_offset; 37147ff807SCédric Le Goater }; 38147ff807SCédric Le Goater 39ce2918cbSDavid Gibson typedef struct SpaprDimmState SpaprDimmState; 40ce2918cbSDavid Gibson typedef struct SpaprMachineClass SpaprMachineClass; 4128e02042SDavid Gibson 4228e02042SDavid Gibson #define TYPE_SPAPR_MACHINE "spapr-machine" 4328e02042SDavid Gibson #define SPAPR_MACHINE(obj) \ 44ce2918cbSDavid Gibson OBJECT_CHECK(SpaprMachineState, (obj), TYPE_SPAPR_MACHINE) 45183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \ 46ce2918cbSDavid Gibson OBJECT_GET_CLASS(SpaprMachineClass, obj, TYPE_SPAPR_MACHINE) 47183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \ 48ce2918cbSDavid Gibson OBJECT_CLASS_CHECK(SpaprMachineClass, klass, TYPE_SPAPR_MACHINE) 49183930c0SDavid Gibson 5030f4b05bSDavid Gibson typedef enum { 5130f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DEFAULT = 0, 5230f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DISABLED, 5330f4b05bSDavid Gibson SPAPR_RESIZE_HPT_ENABLED, 5430f4b05bSDavid Gibson SPAPR_RESIZE_HPT_REQUIRED, 55ce2918cbSDavid Gibson } SpaprResizeHpt; 5630f4b05bSDavid Gibson 57183930c0SDavid Gibson /** 5833face6bSDavid Gibson * Capabilities 5933face6bSDavid Gibson */ 6033face6bSDavid Gibson 61ee76a09fSDavid Gibson /* Hardware Transactional Memory */ 624e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_HTM 0x00 6329386642SDavid Gibson /* Vector Scalar Extensions */ 644e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_VSX 0x01 652d1fb9bcSDavid Gibson /* Decimal Floating Point */ 664e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_DFP 0x02 678f38eaf8SSuraj Jitindar Singh /* Cache Flush on Privilege Change */ 688f38eaf8SSuraj Jitindar Singh #define SPAPR_CAP_CFPC 0x03 6909114fd8SSuraj Jitindar Singh /* Speculation Barrier Bounds Checking */ 7009114fd8SSuraj Jitindar Singh #define SPAPR_CAP_SBBC 0x04 714be8d4e7SSuraj Jitindar Singh /* Indirect Branch Serialisation */ 724be8d4e7SSuraj Jitindar Singh #define SPAPR_CAP_IBS 0x05 732309832aSDavid Gibson /* HPT Maximum Page Size (encoded as a shift) */ 742309832aSDavid Gibson #define SPAPR_CAP_HPT_MAXPAGESIZE 0x06 75b9a477b7SSuraj Jitindar Singh /* Nested KVM-HV */ 76b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NESTED_KVM_HV 0x07 77c982f5cfSSuraj Jitindar Singh /* Large Decrementer */ 78c982f5cfSSuraj Jitindar Singh #define SPAPR_CAP_LARGE_DECREMENTER 0x08 798ff43ee4SSuraj Jitindar Singh /* Count Cache Flush Assist HW Instruction */ 808ff43ee4SSuraj Jitindar Singh #define SPAPR_CAP_CCF_ASSIST 0x09 814e5fe368SSuraj Jitindar Singh /* Num Caps */ 828ff43ee4SSuraj Jitindar Singh #define SPAPR_CAP_NUM (SPAPR_CAP_CCF_ASSIST + 1) 834e5fe368SSuraj Jitindar Singh 844e5fe368SSuraj Jitindar Singh /* 854e5fe368SSuraj Jitindar Singh * Capability Values 864e5fe368SSuraj Jitindar Singh */ 874e5fe368SSuraj Jitindar Singh /* Bool Caps */ 884e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_OFF 0x00 894e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_ON 0x01 90399b2896SSuraj Jitindar Singh 91c76c0d30SSuraj Jitindar Singh /* Custom Caps */ 92399b2896SSuraj Jitindar Singh 93399b2896SSuraj Jitindar Singh /* Generic */ 946898aed7SSuraj Jitindar Singh #define SPAPR_CAP_BROKEN 0x00 956898aed7SSuraj Jitindar Singh #define SPAPR_CAP_WORKAROUND 0x01 966898aed7SSuraj Jitindar Singh #define SPAPR_CAP_FIXED 0x02 97399b2896SSuraj Jitindar Singh /* SPAPR_CAP_IBS (cap-ibs) */ 98c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_IBS 0x02 99c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_CCD 0x03 100399b2896SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_NA 0x10 /* Lets leave a bit of a gap... */ 1012d1fb9bcSDavid Gibson 102ce2918cbSDavid Gibson typedef struct SpaprCapabilities SpaprCapabilities; 103ce2918cbSDavid Gibson struct SpaprCapabilities { 1044e5fe368SSuraj Jitindar Singh uint8_t caps[SPAPR_CAP_NUM]; 10533face6bSDavid Gibson }; 10633face6bSDavid Gibson 10733face6bSDavid Gibson /** 108ce2918cbSDavid Gibson * SpaprMachineClass: 109183930c0SDavid Gibson */ 110ce2918cbSDavid Gibson struct SpaprMachineClass { 111183930c0SDavid Gibson /*< private >*/ 112183930c0SDavid Gibson MachineClass parent_class; 113183930c0SDavid Gibson 114183930c0SDavid Gibson /*< public >*/ 115224245bfSDavid Gibson bool dr_lmb_enabled; /* enable dynamic-reconfig/hotplug of LMBs */ 116962b6c36SMichael Roth bool dr_phb_enabled; /* enable dynamic-reconfig/hotplug of PHBs */ 117fea35ca4SAlexey Kardashevskiy bool update_dt_enabled; /* enable KVMPPC_H_UPDATE_DT */ 11857040d45SThomas Huth bool use_ohci_by_default; /* use USB-OHCI instead of XHCI */ 11946f7afa3SGreg Kurz bool pre_2_10_has_unused_icps; 12082cffa2eSCédric Le Goater bool legacy_irq_allocation; 1210a794529SDavid Gibson bool broken_host_serial_model; /* present real host info to the guest */ 12282cffa2eSCédric Le Goater 123ce2918cbSDavid Gibson void (*phb_placement)(SpaprMachineState *spapr, uint32_t index, 124daa23699SDavid Gibson uint64_t *buid, hwaddr *pio, 125daa23699SDavid Gibson hwaddr *mmio32, hwaddr *mmio64, 126*ec132efaSAlexey Kardashevskiy unsigned n_dma, uint32_t *liobns, hwaddr *nv2gpa, 127*ec132efaSAlexey Kardashevskiy hwaddr *nv2atsd, Error **errp); 128ce2918cbSDavid Gibson SpaprResizeHpt resize_hpt_default; 129ce2918cbSDavid Gibson SpaprCapabilities default_caps; 130ce2918cbSDavid Gibson SpaprIrq *irq; 131183930c0SDavid Gibson }; 13228e02042SDavid Gibson 13328e02042SDavid Gibson /** 134ce2918cbSDavid Gibson * SpaprMachineState: 13528e02042SDavid Gibson */ 136ce2918cbSDavid Gibson struct SpaprMachineState { 13728e02042SDavid Gibson /*< private >*/ 13828e02042SDavid Gibson MachineState parent_obj; 13928e02042SDavid Gibson 140ce2918cbSDavid Gibson struct SpaprVioBus *vio_bus; 141ce2918cbSDavid Gibson QLIST_HEAD(, SpaprPhbState) phbs; 142ce2918cbSDavid Gibson struct SpaprNvram *nvram; 143681bfadeSCédric Le Goater ICSState *ics; 144ce2918cbSDavid Gibson SpaprRtcState rtc; 145a3467baaSDavid Gibson 146ce2918cbSDavid Gibson SpaprResizeHpt resize_hpt; 147a3467baaSDavid Gibson void *htab; 1484be21d56SDavid Gibson uint32_t htab_shift; 1499861bb3eSSuraj Jitindar Singh uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROCESS_TABLE */ 150ce2918cbSDavid Gibson SpaprPendingHpt *pending_hpt; /* in-progress resize */ 1510b0b8310SDavid Gibson 152a8170e5eSAvi Kivity hwaddr rma_size; 1537f763a5dSDavid Gibson int vrma_adjust; 154b7d1f77aSBenjamin Herrenschmidt ssize_t rtas_size; 155b7d1f77aSBenjamin Herrenschmidt void *rtas_blob; 156fea35ca4SAlexey Kardashevskiy uint32_t fdt_size; 157fea35ca4SAlexey Kardashevskiy uint32_t fdt_initial_size; 158fea35ca4SAlexey Kardashevskiy void *fdt_blob; 159a19f7fb0SDavid Gibson long kernel_size; 160a19f7fb0SDavid Gibson bool kernel_le; 161a19f7fb0SDavid Gibson uint32_t initrd_base; 162a19f7fb0SDavid Gibson long initrd_size; 163880ae7deSDavid Gibson uint64_t rtc_offset; /* Now used only during incoming migration */ 16498a8b524SAlexey Kardashevskiy struct PPCTimebase tb; 1653fc5acdeSAlexander Graf bool has_graphics; 166fa98fbfcSSam Bobroff uint32_t vsmt; /* Virtual SMT mode (KVM's "core stride") */ 16774d042e5SDavid Gibson 16874d042e5SDavid Gibson Notifier epow_notifier; 169ce2918cbSDavid Gibson QTAILQ_HEAD(, SpaprEventLogEntry) pending_events; 170ffbb1705SMichael Roth bool use_hotplug_event_source; 171ce2918cbSDavid Gibson SpaprEventSource *event_sources; 1724be21d56SDavid Gibson 1737843c0d6SDavid Gibson /* ibm,client-architecture-support option negotiation */ 1747843c0d6SDavid Gibson bool cas_reboot; 1757843c0d6SDavid Gibson bool cas_legacy_guest_workaround; 176ce2918cbSDavid Gibson SpaprOptionVector *ov5; /* QEMU-supported option vectors */ 177ce2918cbSDavid Gibson SpaprOptionVector *ov5_cas; /* negotiated (via CAS) option vectors */ 1787843c0d6SDavid Gibson uint32_t max_compat_pvr; 1797843c0d6SDavid Gibson 1804be21d56SDavid Gibson /* Migration state */ 1814be21d56SDavid Gibson int htab_save_index; 1824be21d56SDavid Gibson bool htab_first_pass; 183e68cb8b4SAlexey Kardashevskiy int htab_fd; 18446503c2bSMichael Roth 1850cffce56SDavid Gibson /* Pending DIMM unplug cache. It is populated when a LMB 1860cffce56SDavid Gibson * unplug starts. It can be regenerated if a migration 1870cffce56SDavid Gibson * occurs during the unplug process. */ 188ce2918cbSDavid Gibson QTAILQ_HEAD(, SpaprDimmState) pending_dimm_unplugs; 1890cffce56SDavid Gibson 19028e02042SDavid Gibson /*< public >*/ 19128e02042SDavid Gibson char *kvm_type; 19227461d69SPrasad J Pandit char *host_model; 19327461d69SPrasad J Pandit char *host_serial; 194852ad27eSCédric Le Goater 19582cffa2eSCédric Le Goater int32_t irq_map_nr; 19682cffa2eSCédric Le Goater unsigned long *irq_map; 197ce2918cbSDavid Gibson SpaprXive *xive; 198ce2918cbSDavid Gibson SpaprIrq *irq; 199872ff3deSCédric Le Goater qemu_irq *qirqs; 20033face6bSDavid Gibson 2014e5fe368SSuraj Jitindar Singh bool cmd_line_caps[SPAPR_CAP_NUM]; 202ce2918cbSDavid Gibson SpaprCapabilities def, eff, mig; 203*ec132efaSAlexey Kardashevskiy 204*ec132efaSAlexey Kardashevskiy unsigned gpu_numa_id; 20528e02042SDavid Gibson }; 2069fdf0c29SDavid Gibson 2079fdf0c29SDavid Gibson #define H_SUCCESS 0 2089fdf0c29SDavid Gibson #define H_BUSY 1 /* Hardware busy -- retry later */ 2099fdf0c29SDavid Gibson #define H_CLOSED 2 /* Resource closed */ 2109fdf0c29SDavid Gibson #define H_NOT_AVAILABLE 3 2119fdf0c29SDavid Gibson #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */ 2129fdf0c29SDavid Gibson #define H_PARTIAL 5 2139fdf0c29SDavid Gibson #define H_IN_PROGRESS 14 /* Kind of like busy */ 2149fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15 2159fdf0c29SDavid Gibson #define H_PARTIAL_STORE 16 2169fdf0c29SDavid Gibson #define H_PENDING 17 /* returned from H_POLL_PENDING */ 2179fdf0c29SDavid Gibson #define H_CONTINUE 18 /* Returned from H_Join on success */ 2189fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */ 2199fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \ 2209fdf0c29SDavid Gibson is a good time to retry */ 2219fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \ 2229fdf0c29SDavid Gibson is a good time to retry */ 2239fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \ 2249fdf0c29SDavid Gibson is a good time to retry */ 2259fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \ 2269fdf0c29SDavid Gibson is a good time to retry */ 2279fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \ 2289fdf0c29SDavid Gibson is a good time to retry */ 2299fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \ 2309fdf0c29SDavid Gibson is a good time to retry */ 2319fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */ 2329fdf0c29SDavid Gibson #define H_HARDWARE -1 /* Hardware error */ 2339fdf0c29SDavid Gibson #define H_FUNCTION -2 /* Function not supported */ 2349fdf0c29SDavid Gibson #define H_PRIVILEGE -3 /* Caller not privileged */ 2359fdf0c29SDavid Gibson #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */ 2369fdf0c29SDavid Gibson #define H_BAD_MODE -5 /* Illegal msr value */ 2379fdf0c29SDavid Gibson #define H_PTEG_FULL -6 /* PTEG is full */ 2389fdf0c29SDavid Gibson #define H_NOT_FOUND -7 /* PTE was not found" */ 2399fdf0c29SDavid Gibson #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */ 2409fdf0c29SDavid Gibson #define H_NO_MEM -9 2419fdf0c29SDavid Gibson #define H_AUTHORITY -10 2429fdf0c29SDavid Gibson #define H_PERMISSION -11 2439fdf0c29SDavid Gibson #define H_DROPPED -12 2449fdf0c29SDavid Gibson #define H_SOURCE_PARM -13 2459fdf0c29SDavid Gibson #define H_DEST_PARM -14 2469fdf0c29SDavid Gibson #define H_REMOTE_PARM -15 2479fdf0c29SDavid Gibson #define H_RESOURCE -16 2489fdf0c29SDavid Gibson #define H_ADAPTER_PARM -17 2499fdf0c29SDavid Gibson #define H_RH_PARM -18 2509fdf0c29SDavid Gibson #define H_RCQ_PARM -19 2519fdf0c29SDavid Gibson #define H_SCQ_PARM -20 2529fdf0c29SDavid Gibson #define H_EQ_PARM -21 2539fdf0c29SDavid Gibson #define H_RT_PARM -22 2549fdf0c29SDavid Gibson #define H_ST_PARM -23 2559fdf0c29SDavid Gibson #define H_SIGT_PARM -24 2569fdf0c29SDavid Gibson #define H_TOKEN_PARM -25 2579fdf0c29SDavid Gibson #define H_MLENGTH_PARM -27 2589fdf0c29SDavid Gibson #define H_MEM_PARM -28 2599fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29 2609fdf0c29SDavid Gibson #define H_ATTR_PARM -30 2619fdf0c29SDavid Gibson #define H_PORT_PARM -31 2629fdf0c29SDavid Gibson #define H_MCG_PARM -32 2639fdf0c29SDavid Gibson #define H_VL_PARM -33 2649fdf0c29SDavid Gibson #define H_TSIZE_PARM -34 2659fdf0c29SDavid Gibson #define H_TRACE_PARM -35 2669fdf0c29SDavid Gibson 2679fdf0c29SDavid Gibson #define H_MASK_PARM -37 2689fdf0c29SDavid Gibson #define H_MCG_FULL -38 2699fdf0c29SDavid Gibson #define H_ALIAS_EXIST -39 2709fdf0c29SDavid Gibson #define H_P_COUNTER -40 2719fdf0c29SDavid Gibson #define H_TABLE_FULL -41 2729fdf0c29SDavid Gibson #define H_ALT_TABLE -42 2739fdf0c29SDavid Gibson #define H_MR_CONDITION -43 2749fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44 2759fdf0c29SDavid Gibson #define H_R_STATE -45 2769fdf0c29SDavid Gibson #define H_RESCINDEND -46 27742561bf2SAnton Blanchard #define H_P2 -55 27842561bf2SAnton Blanchard #define H_P3 -56 27942561bf2SAnton Blanchard #define H_P4 -57 28042561bf2SAnton Blanchard #define H_P5 -58 28142561bf2SAnton Blanchard #define H_P6 -59 28242561bf2SAnton Blanchard #define H_P7 -60 28342561bf2SAnton Blanchard #define H_P8 -61 28442561bf2SAnton Blanchard #define H_P9 -62 28542561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256 2869fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005 2879fdf0c29SDavid Gibson 2889fdf0c29SDavid Gibson 2899fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware 2909fdf0c29SDavid Gibson * when a call cannot be completed now, but the identical call 2919fdf0c29SDavid Gibson * should be retried later. This prevents calls blocking in the 2929fdf0c29SDavid Gibson * firmware for long periods of time. Annoyingly the firmware can return 2939fdf0c29SDavid Gibson * a range of return codes, hinting at how long we should wait before 2949fdf0c29SDavid Gibson * retrying. If you don't care for the hint, the macro below is a good 2959fdf0c29SDavid Gibson * way to check for the long_busy return codes 2969fdf0c29SDavid Gibson */ 2979fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \ 2989fdf0c29SDavid Gibson && (x <= H_LONG_BUSY_END_RANGE)) 2999fdf0c29SDavid Gibson 3009fdf0c29SDavid Gibson /* Flags */ 3019fdf0c29SDavid Gibson #define H_LARGE_PAGE (1ULL<<(63-16)) 3029fdf0c29SDavid Gibson #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */ 3039fdf0c29SDavid Gibson #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */ 3049fdf0c29SDavid Gibson #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */ 3059fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28)) 3069fdf0c29SDavid Gibson #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30))) 3079fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED) 3089fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31))) 3099fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE 3109fdf0c29SDavid Gibson #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */ 3119fdf0c29SDavid Gibson #define H_ANDCOND (1ULL<<(63-33)) 3129fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */ 3139fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */ 3149fdf0c29SDavid Gibson #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */ 3159fdf0c29SDavid Gibson #define H_COPY_PAGE (1ULL<<(63-49)) 3169fdf0c29SDavid Gibson #define H_N (1ULL<<(63-61)) 3179fdf0c29SDavid Gibson #define H_PP1 (1ULL<<(63-62)) 3189fdf0c29SDavid Gibson #define H_PP2 (1ULL<<(63-63)) 3199fdf0c29SDavid Gibson 320a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */ 321a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR 1 322a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR 2 323a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE 3 324a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE 4 325a46622fdSAlexey Kardashevskiy 326a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */ 32742561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG 0 32842561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1 32942561bf2SAnton Blanchard 3309fdf0c29SDavid Gibson /* VASI States */ 3319fdf0c29SDavid Gibson #define H_VASI_INVALID 0 3329fdf0c29SDavid Gibson #define H_VASI_ENABLED 1 3339fdf0c29SDavid Gibson #define H_VASI_ABORTED 2 3349fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3 3359fdf0c29SDavid Gibson #define H_VASI_SUSPENDED 4 3369fdf0c29SDavid Gibson #define H_VASI_RESUMED 5 3379fdf0c29SDavid Gibson #define H_VASI_COMPLETED 6 3389fdf0c29SDavid Gibson 3399fdf0c29SDavid Gibson /* DABRX flags */ 3409fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61)) 3419fdf0c29SDavid Gibson #define H_DABRX_KERNEL (1ULL<<(63-62)) 3429fdf0c29SDavid Gibson #define H_DABRX_USER (1ULL<<(63-63)) 3439fdf0c29SDavid Gibson 3448acc2ae5SSuraj Jitindar Singh /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */ 3458acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_SPEC_BAR_ORI31 PPC_BIT(0) 3468acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTRL_SERIALISED PPC_BIT(1) 3478acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_ORI30 PPC_BIT(2) 3488acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_TRIG2 PPC_BIT(3) 3498acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_THREAD_PRIV PPC_BIT(4) 3508acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_HON_BRANCH_HINTS PPC_BIT(5) 3518acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_THR_RECONF_TRIG PPC_BIT(6) 352c76c0d30SSuraj Jitindar Singh #define H_CPU_CHAR_CACHE_COUNT_DIS PPC_BIT(7) 353399b2896SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTR_FLUSH_ASSIST PPC_BIT(9) 3548acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_FAVOUR_SECURITY PPC_BIT(0) 3558acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_L1D_FLUSH_PR PPC_BIT(1) 3568acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR PPC_BIT(2) 357399b2896SSuraj Jitindar Singh #define H_CPU_BEHAV_FLUSH_COUNT_CACHE PPC_BIT(5) 3588acc2ae5SSuraj Jitindar Singh 35966a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */ 3609fdf0c29SDavid Gibson #define H_CB_ALIGNMENT 4096 3619fdf0c29SDavid Gibson 3629fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */ 3639fdf0c29SDavid Gibson #define H_REMOVE 0x04 3649fdf0c29SDavid Gibson #define H_ENTER 0x08 3659fdf0c29SDavid Gibson #define H_READ 0x0c 3669fdf0c29SDavid Gibson #define H_CLEAR_MOD 0x10 3679fdf0c29SDavid Gibson #define H_CLEAR_REF 0x14 3689fdf0c29SDavid Gibson #define H_PROTECT 0x18 3699fdf0c29SDavid Gibson #define H_GET_TCE 0x1c 3709fdf0c29SDavid Gibson #define H_PUT_TCE 0x20 3719fdf0c29SDavid Gibson #define H_SET_SPRG0 0x24 3729fdf0c29SDavid Gibson #define H_SET_DABR 0x28 3739fdf0c29SDavid Gibson #define H_PAGE_INIT 0x2c 3749fdf0c29SDavid Gibson #define H_SET_ASR 0x30 3759fdf0c29SDavid Gibson #define H_ASR_ON 0x34 3769fdf0c29SDavid Gibson #define H_ASR_OFF 0x38 3779fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD 0x3c 3789fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE 0x40 3799fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD 0x44 3809fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE 0x48 3819fdf0c29SDavid Gibson #define H_LOGICAL_ICBI 0x4c 3829fdf0c29SDavid Gibson #define H_LOGICAL_DCBF 0x50 3839fdf0c29SDavid Gibson #define H_GET_TERM_CHAR 0x54 3849fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR 0x58 3859fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL 0x5c 3869fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA 0x60 3879fdf0c29SDavid Gibson #define H_EOI 0x64 3889fdf0c29SDavid Gibson #define H_CPPR 0x68 3899fdf0c29SDavid Gibson #define H_IPI 0x6c 3909fdf0c29SDavid Gibson #define H_IPOLL 0x70 3919fdf0c29SDavid Gibson #define H_XIRR 0x74 3929fdf0c29SDavid Gibson #define H_PERFMON 0x7c 3939fdf0c29SDavid Gibson #define H_MIGRATE_DMA 0x78 3949fdf0c29SDavid Gibson #define H_REGISTER_VPA 0xDC 3959fdf0c29SDavid Gibson #define H_CEDE 0xE0 3969fdf0c29SDavid Gibson #define H_CONFER 0xE4 3979fdf0c29SDavid Gibson #define H_PROD 0xE8 3989fdf0c29SDavid Gibson #define H_GET_PPP 0xEC 3999fdf0c29SDavid Gibson #define H_SET_PPP 0xF0 4009fdf0c29SDavid Gibson #define H_PURR 0xF4 4019fdf0c29SDavid Gibson #define H_PIC 0xF8 4029fdf0c29SDavid Gibson #define H_REG_CRQ 0xFC 4039fdf0c29SDavid Gibson #define H_FREE_CRQ 0x100 4049fdf0c29SDavid Gibson #define H_VIO_SIGNAL 0x104 4059fdf0c29SDavid Gibson #define H_SEND_CRQ 0x108 4069fdf0c29SDavid Gibson #define H_COPY_RDMA 0x110 4079fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN 0x114 4089fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN 0x118 4099fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C 4109fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN 0x120 4119fdf0c29SDavid Gibson #define H_BULK_REMOVE 0x124 4129fdf0c29SDavid Gibson #define H_MULTICAST_CTRL 0x130 4139fdf0c29SDavid Gibson #define H_SET_XDABR 0x134 4149fdf0c29SDavid Gibson #define H_STUFF_TCE 0x138 4159fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT 0x13C 4169fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C 4179fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO 0x150 4189fdf0c29SDavid Gibson #define H_REGISTER_VTERM 0x154 4199fdf0c29SDavid Gibson #define H_FREE_VTERM 0x158 4209fdf0c29SDavid Gibson #define H_RESET_EVENTS 0x15C 4219fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE 0x160 4229fdf0c29SDavid Gibson #define H_FREE_RESOURCE 0x164 4239fdf0c29SDavid Gibson #define H_MODIFY_QP 0x168 4249fdf0c29SDavid Gibson #define H_QUERY_QP 0x16C 4259fdf0c29SDavid Gibson #define H_REREGISTER_PMR 0x170 4269fdf0c29SDavid Gibson #define H_REGISTER_SMR 0x174 4279fdf0c29SDavid Gibson #define H_QUERY_MR 0x178 4289fdf0c29SDavid Gibson #define H_QUERY_MW 0x17C 4299fdf0c29SDavid Gibson #define H_QUERY_HCA 0x180 4309fdf0c29SDavid Gibson #define H_QUERY_PORT 0x184 4319fdf0c29SDavid Gibson #define H_MODIFY_PORT 0x188 4329fdf0c29SDavid Gibson #define H_DEFINE_AQP1 0x18C 4339fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER 0x190 4349fdf0c29SDavid Gibson #define H_DEFINE_AQP0 0x194 4359fdf0c29SDavid Gibson #define H_RESIZE_MR 0x198 4369fdf0c29SDavid Gibson #define H_ATTACH_MCQP 0x19C 4379fdf0c29SDavid Gibson #define H_DETACH_MCQP 0x1A0 4389fdf0c29SDavid Gibson #define H_CREATE_RPT 0x1A4 4399fdf0c29SDavid Gibson #define H_REMOVE_RPT 0x1A8 4409fdf0c29SDavid Gibson #define H_REGISTER_RPAGES 0x1AC 4419fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC 0x1B0 4429fdf0c29SDavid Gibson #define H_ERROR_DATA 0x1B4 4439fdf0c29SDavid Gibson #define H_GET_HCA_INFO 0x1B8 4449fdf0c29SDavid Gibson #define H_GET_PERF_COUNT 0x1BC 4459fdf0c29SDavid Gibson #define H_MANAGE_TRACE 0x1C0 446c59704b2SSuraj Jitindar Singh #define H_GET_CPU_CHARACTERISTICS 0x1C8 4479fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4 4489fdf0c29SDavid Gibson #define H_QUERY_INT_STATE 0x1E4 4499fdf0c29SDavid Gibson #define H_POLL_PENDING 0x1D8 4509fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES 0x244 4519fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP 0x250 4529fdf0c29SDavid Gibson #define H_QUERY_HEA_QP 0x254 4539fdf0c29SDavid Gibson #define H_QUERY_HEA 0x258 4549fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT 0x25C 4559fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT 0x260 4569fdf0c29SDavid Gibson #define H_REG_BCMC 0x264 4579fdf0c29SDavid Gibson #define H_DEREG_BCMC 0x268 4589fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES 0x26C 4599fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA 0x270 4609fdf0c29SDavid Gibson #define H_GET_HEA_INFO 0x274 4619fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE 0x278 4629fdf0c29SDavid Gibson #define H_ADD_CONN 0x284 4639fdf0c29SDavid Gibson #define H_DEL_CONN 0x288 4649fdf0c29SDavid Gibson #define H_JOIN 0x298 4659fdf0c29SDavid Gibson #define H_VASI_STATE 0x2A4 4669fdf0c29SDavid Gibson #define H_ENABLE_CRQ 0x2B0 4679fdf0c29SDavid Gibson #define H_GET_EM_PARMS 0x2B8 4689fdf0c29SDavid Gibson #define H_SET_MPP 0x2D0 4699fdf0c29SDavid Gibson #define H_GET_MPP 0x2D4 470c24ba3d0SLaurent Vivier #define H_HOME_NODE_ASSOCIATIVITY 0x2EC 4715d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X 0x2FC 4724d9392beSThomas Huth #define H_RANDOM 0x300 47342561bf2SAnton Blanchard #define H_SET_MODE 0x31C 47430f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE 0x36C 47530f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT 0x370 476d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB 0x374 477d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID 0x378 478d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL 0x37C 4791c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET 0x380 48023bcd5ebSCédric Le Goater 48123bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_INFO 0x3A8 48223bcd5ebSCédric Le Goater #define H_INT_SET_SOURCE_CONFIG 0x3AC 48323bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_CONFIG 0x3B0 48423bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_INFO 0x3B4 48523bcd5ebSCédric Le Goater #define H_INT_SET_QUEUE_CONFIG 0x3B8 48623bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_CONFIG 0x3BC 48723bcd5ebSCédric Le Goater #define H_INT_SET_OS_REPORTING_LINE 0x3C0 48823bcd5ebSCédric Le Goater #define H_INT_GET_OS_REPORTING_LINE 0x3C4 48923bcd5ebSCédric Le Goater #define H_INT_ESB 0x3C8 49023bcd5ebSCédric Le Goater #define H_INT_SYNC 0x3CC 49123bcd5ebSCédric Le Goater #define H_INT_RESET 0x3D0 49223bcd5ebSCédric Le Goater 49323bcd5ebSCédric Le Goater #define MAX_HCALL_OPCODE H_INT_RESET 4949fdf0c29SDavid Gibson 49539ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp 49639ac8455SDavid Gibson * as well. 49739ac8455SDavid Gibson * 49839ac8455SDavid Gibson * We also need some hcalls which are specific to qemu / KVM-on-POWER. 499498cd995SGreg Kurz * We put those into the 0xf000-0xfffc range which is reserved by PAPR 500498cd995SGreg Kurz * for "platform-specific" hcalls. 50139ac8455SDavid Gibson */ 50239ac8455SDavid Gibson #define KVMPPC_HCALL_BASE 0xf000 50339ac8455SDavid Gibson #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0) 504c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1) 5052a6593cbSAlexey Kardashevskiy /* Client Architecture support */ 5062a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS (KVMPPC_HCALL_BASE + 0x2) 507fea35ca4SAlexey Kardashevskiy #define KVMPPC_H_UPDATE_DT (KVMPPC_HCALL_BASE + 0x3) 508fea35ca4SAlexey Kardashevskiy #define KVMPPC_HCALL_MAX KVMPPC_H_UPDATE_DT 50939ac8455SDavid Gibson 510ce2918cbSDavid Gibson typedef struct SpaprDeviceTreeUpdateHeader { 5112a6593cbSAlexey Kardashevskiy uint32_t version_id; 512ce2918cbSDavid Gibson } SpaprDeviceTreeUpdateHeader; 5132a6593cbSAlexey Kardashevskiy 5149fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \ 515aaf87c66SThomas Huth do { \ 516aaf87c66SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \ 517aaf87c66SThomas Huth } while (0) 5189fdf0c29SDavid Gibson 519ce2918cbSDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, 5209fdf0c29SDavid Gibson target_ulong opcode, 5219fdf0c29SDavid Gibson target_ulong *args); 5229fdf0c29SDavid Gibson 5239fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn); 524aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, 5259fdf0c29SDavid Gibson target_ulong *args); 5269fdf0c29SDavid Gibson 527ee954280SGavin Shan /* ibm,set-eeh-option */ 528ee954280SGavin Shan #define RTAS_EEH_DISABLE 0 529ee954280SGavin Shan #define RTAS_EEH_ENABLE 1 530ee954280SGavin Shan #define RTAS_EEH_THAW_IO 2 531ee954280SGavin Shan #define RTAS_EEH_THAW_DMA 3 532ee954280SGavin Shan 533ee954280SGavin Shan /* ibm,get-config-addr-info2 */ 534ee954280SGavin Shan #define RTAS_GET_PE_ADDR 0 535ee954280SGavin Shan #define RTAS_GET_PE_MODE 1 536ee954280SGavin Shan #define RTAS_PE_MODE_NONE 0 537ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED 1 538ee954280SGavin Shan #define RTAS_PE_MODE_SHARED 2 539ee954280SGavin Shan 540ee954280SGavin Shan /* ibm,read-slot-reset-state2 */ 541ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL 0 542ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET 1 543ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2 544ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA 4 545ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL 5 546ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT 0 547ee954280SGavin Shan #define RTAS_EEH_SUPPORT 1 548ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO 1000 549ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO 0 550ee954280SGavin Shan 551ee954280SGavin Shan /* ibm,set-slot-reset */ 552ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE 0 553ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT 1 554ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL 3 555ee954280SGavin Shan 556ee954280SGavin Shan /* ibm,slot-error-detail */ 557ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG 1 558ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG 2 559ee954280SGavin Shan 560a64d325dSAlexey Kardashevskiy /* RTAS return codes */ 561a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS 0 562a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND 1 563a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR -1 564a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY -2 565a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR -3 5663ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED -3 5679d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR -3 5683ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED -9002 569c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR -9999 570a64d325dSAlexey Kardashevskiy 571ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */ 572ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K 0x01 573ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K 0x02 574ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M 0x04 575ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M 0x08 576ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M 0x10 577ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M 0x20 578ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M 0x40 579ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G 0x80 580ae4de14cSAlexey Kardashevskiy 5813a3b8502SAlexey Kardashevskiy /* RTAS tokens */ 5823a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE 0x2000 5833a3b8502SAlexey Kardashevskiy 5843a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER (RTAS_TOKEN_BASE + 0x00) 5853a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x01) 5863a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x02) 5873a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF (RTAS_TOKEN_BASE + 0x03) 5883a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT (RTAS_TOKEN_BASE + 0x04) 5893a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE (RTAS_TOKEN_BASE + 0x05) 5903a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU (RTAS_TOKEN_BASE + 0x06) 5913a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF (RTAS_TOKEN_BASE + 0x07) 5923a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x08) 5933a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x09) 5943a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE (RTAS_TOKEN_BASE + 0x0A) 5953a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE (RTAS_TOKEN_BASE + 0x0B) 5963a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF (RTAS_TOKEN_BASE + 0x0C) 5973a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON (RTAS_TOKEN_BASE + 0x0D) 5983a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION (RTAS_TOKEN_BASE + 0x0E) 5993a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN (RTAS_TOKEN_BASE + 0x0F) 6003a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS (RTAS_TOKEN_BASE + 0x10) 6013a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE (RTAS_TOKEN_BASE + 0x11) 6023a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH (RTAS_TOKEN_BASE + 0x12) 6033a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE (RTAS_TOKEN_BASE + 0x13) 6043a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x14) 6053a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x15) 6063a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x16) 6073a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x17) 6083a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER (RTAS_TOKEN_BASE + 0x18) 6093a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI (RTAS_TOKEN_BASE + 0x19) 6103a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR (RTAS_TOKEN_BASE + 0x1A) 6113a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1B) 6123a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1C) 6133a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE (RTAS_TOKEN_BASE + 0x1D) 6143a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR (RTAS_TOKEN_BASE + 0x1E) 6153a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM (RTAS_TOKEN_BASE + 0x1F) 616ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION (RTAS_TOKEN_BASE + 0x20) 617ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2 (RTAS_TOKEN_BASE + 0x21) 618ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2 (RTAS_TOKEN_BASE + 0x22) 619ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET (RTAS_TOKEN_BASE + 0x23) 620ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE (RTAS_TOKEN_BASE + 0x24) 621ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL (RTAS_TOKEN_BASE + 0x25) 622ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x26) 623ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x27) 624ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x28) 625ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x29) 6263a3b8502SAlexey Kardashevskiy 627ae4de14cSAlexey Kardashevskiy #define RTAS_TOKEN_MAX (RTAS_TOKEN_BASE + 0x2A) 6283a3b8502SAlexey Kardashevskiy 6293052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */ 6303b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS 20 6313052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE 42 632b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID 48 6333052d951SSam bobroff 6348c8639dfSMike Day /* RTAS indicator/sensor types 6358c8639dfSMike Day * 6368c8639dfSMike Day * as defined by PAPR+ 2.7 7.3.5.4, Table 41 6378c8639dfSMike Day * 6388c8639dfSMike Day * NOTE: currently only DR-related sensors are implemented here 6398c8639dfSMike Day */ 6408c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE 9001 6418c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR 9002 6428c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE 9003 6438c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE 6448c8639dfSMike Day 6453052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter 6463052d951SSam bobroff * of the RTAS ibm,get-system-parameter call. 6473052d951SSam bobroff */ 6483052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED 0 6493052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1 6503052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2 6513052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC 3 6523052d951SSam bobroff 6534fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr) 6544fe822e0SAlexey Kardashevskiy { 6554fe822e0SAlexey Kardashevskiy return addr & ~0xF000000000000000ULL; 6564fe822e0SAlexey Kardashevskiy } 6574fe822e0SAlexey Kardashevskiy 65839ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n) 65939ac8455SDavid Gibson { 660fdfba1a2SEdgar E. Iglesias return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n)); 66139ac8455SDavid Gibson } 66239ac8455SDavid Gibson 663a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n) 664a14aa92bSGavin Shan { 665a14aa92bSGavin Shan return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1); 666a14aa92bSGavin Shan } 667a14aa92bSGavin Shan 66839ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val) 66939ac8455SDavid Gibson { 670ab1da857SEdgar E. Iglesias stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val); 67139ac8455SDavid Gibson } 67239ac8455SDavid Gibson 673ce2918cbSDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, 674210b580bSAnthony Liguori uint32_t token, 67539ac8455SDavid Gibson uint32_t nargs, target_ulong args, 67639ac8455SDavid Gibson uint32_t nret, target_ulong rets); 6773a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn); 678ce2918cbSDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, SpaprMachineState *sm, 67939ac8455SDavid Gibson uint32_t token, uint32_t nargs, target_ulong args, 68039ac8455SDavid Gibson uint32_t nret, target_ulong rets); 6813f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas); 682ce2918cbSDavid Gibson void spapr_load_rtas(SpaprMachineState *spapr, void *fdt, hwaddr addr); 68339ac8455SDavid Gibson 684ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT 12 685ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT) 686ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1) 687ad0ebb91SDavid Gibson 688ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN 0x00000000 6894290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg) (0x00000000 | (reg)) 690c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \ 691c8545818SAlexey Kardashevskiy (0x80000000 | ((phb_index) << 8) | (window_num)) 692d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn) (!!((liobn) & 0x80000000)) 693c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff) 694ad0ebb91SDavid Gibson 69574d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX 2048 69674d042e5SDavid Gibson 69779853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE 1 69879853e18STyrel Datwyler 699bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related 700bb2d8ab6SGreg Kurz * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie, 701bb2d8ab6SGreg Kurz * VIO devices, RTAS event sources and PHBs). 702bb2d8ab6SGreg Kurz */ 7035c7adcf4SGreg Kurz static inline void spapr_dt_irq(uint32_t *intspec, int irq, bool is_lsi) 704bb2d8ab6SGreg Kurz { 705bb2d8ab6SGreg Kurz intspec[0] = cpu_to_be32(irq); 706bb2d8ab6SGreg Kurz intspec[1] = is_lsi ? cpu_to_be32(1) : 0; 707bb2d8ab6SGreg Kurz } 708bb2d8ab6SGreg Kurz 709ce2918cbSDavid Gibson typedef struct SpaprTceTable SpaprTceTable; 71074d042e5SDavid Gibson 711a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table" 712a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \ 713ce2918cbSDavid Gibson OBJECT_CHECK(SpaprTceTable, (obj), TYPE_SPAPR_TCE_TABLE) 714a83000f5SAnthony Liguori 7151221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region" 7161221a474SAlexey Kardashevskiy #define SPAPR_IOMMU_MEMORY_REGION(obj) \ 7171221a474SAlexey Kardashevskiy OBJECT_CHECK(IOMMUMemoryRegion, (obj), TYPE_SPAPR_IOMMU_MEMORY_REGION) 7181221a474SAlexey Kardashevskiy 719ce2918cbSDavid Gibson struct SpaprTceTable { 720a83000f5SAnthony Liguori DeviceState parent; 721a83000f5SAnthony Liguori uint32_t liobn; 722a83000f5SAnthony Liguori uint32_t nb_table; 7231b8eceeeSAlexey Kardashevskiy uint64_t bus_offset; 724650f33adSAlexey Kardashevskiy uint32_t page_shift; 725a83000f5SAnthony Liguori uint64_t *table; 726a26fdf39SAlexey Kardashevskiy uint32_t mig_nb_table; 727a26fdf39SAlexey Kardashevskiy uint64_t *mig_table; 728a83000f5SAnthony Liguori bool bypass; 7296a81dd17SDavid Gibson bool need_vfio; 7305f366667SAlexey Kardashevskiy bool skipping_replay; 731a83000f5SAnthony Liguori int fd; 7323df9d748SAlexey Kardashevskiy MemoryRegion root; 7333df9d748SAlexey Kardashevskiy IOMMUMemoryRegion iommu; 734ce2918cbSDavid Gibson struct SpaprVioDevice *vdev; /* for @bypass migration compatibility only */ 735ce2918cbSDavid Gibson QLIST_ENTRY(SpaprTceTable) list; 736a83000f5SAnthony Liguori }; 737a83000f5SAnthony Liguori 738ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn); 73931fe14d1SNathan Fontenot 740ce2918cbSDavid Gibson struct SpaprEventLogEntry { 741fd38804bSDaniel Henrique Barboza uint32_t summary; 742fd38804bSDaniel Henrique Barboza uint32_t extended_length; 743fd38804bSDaniel Henrique Barboza void *extended_log; 744ce2918cbSDavid Gibson QTAILQ_ENTRY(SpaprEventLogEntry) next; 74531fe14d1SNathan Fontenot }; 74631fe14d1SNathan Fontenot 747ce2918cbSDavid Gibson void spapr_events_init(SpaprMachineState *sm); 748ce2918cbSDavid Gibson void spapr_dt_events(SpaprMachineState *sm, void *fdt); 749ce2918cbSDavid Gibson int spapr_h_cas_compose_response(SpaprMachineState *sm, 75003d196b7SBharata B Rao target_ulong addr, target_ulong size, 751ce2918cbSDavid Gibson SpaprOptionVector *ov5_updates); 752ce2918cbSDavid Gibson void close_htab_fd(SpaprMachineState *spapr); 753ce2918cbSDavid Gibson void spapr_setup_hpt_and_vrma(SpaprMachineState *spapr); 754ce2918cbSDavid Gibson void spapr_free_hpt(SpaprMachineState *spapr); 755ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn); 756ce2918cbSDavid Gibson void spapr_tce_table_enable(SpaprTceTable *tcet, 757df7625d4SAlexey Kardashevskiy uint32_t page_shift, uint64_t bus_offset, 758df7625d4SAlexey Kardashevskiy uint32_t nb_table); 759ce2918cbSDavid Gibson void spapr_tce_table_disable(SpaprTceTable *tcet); 760ce2918cbSDavid Gibson void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio); 761c10325d6SDavid Gibson 762ce2918cbSDavid Gibson MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet); 763ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname, 7645c4cbcf2SAlexey Kardashevskiy uint32_t liobn, uint64_t window, uint32_t size); 7655c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname, 766ce2918cbSDavid Gibson SpaprTceTable *tcet); 767eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian); 768ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_index(SpaprDrc *drc); 769ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_index(SpaprDrc *drc); 770ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count(SpaprDrcType drc_type, 7717a36ae7aSBharata B Rao uint32_t count); 772ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count(SpaprDrcType drc_type, 7737a36ae7aSBharata B Rao uint32_t count); 774ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count_indexed(SpaprDrcType drc_type, 775afdbd403SBharata B Rao uint32_t count, uint32_t index); 776ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count_indexed(SpaprDrcType drc_type, 777afdbd403SBharata B Rao uint32_t count, uint32_t index); 7780b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize); 779ce2918cbSDavid Gibson void spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, 7802772cf6bSDavid Gibson Error **errp); 781ce2918cbSDavid Gibson void spapr_clear_pending_events(SpaprMachineState *spapr); 782ce2918cbSDavid Gibson int spapr_max_server_number(SpaprMachineState *spapr); 78328df36a1SDavid Gibson 78462d38c9bSGreg Kurz /* DRC callbacks. */ 78531834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev); 786ce2918cbSDavid Gibson int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 787345b12b9SGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 78831834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev); 789ce2918cbSDavid Gibson int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 79062d38c9bSGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 791bb2bdd81SGreg Kurz void spapr_phb_release(DeviceState *dev); 792ce2918cbSDavid Gibson int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 793bb2bdd81SGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 79431834723SDaniel Henrique Barboza 795ce2918cbSDavid Gibson void spapr_rtc_read(SpaprRtcState *rtc, struct tm *tm, uint32_t *ns); 796ce2918cbSDavid Gibson int spapr_rtc_import_offset(SpaprRtcState *rtc, int64_t legacy_offset); 79728df36a1SDavid Gibson 798147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng" 799ad0ebb91SDavid Gibson 800e075623aSDavid Gibson #define SPAPR_MEMORY_BLOCK_SIZE ((hwaddr)1 << 28) /* 256MB */ 801db4ef288SBharata B Rao 8024a1c9cf0SBharata B Rao /* 8034a1c9cf0SBharata B Rao * This defines the maximum number of DIMM slots we can have for sPAPR 8044a1c9cf0SBharata B Rao * guest. This is not defined by sPAPR but we are defining it to 32 slots 8054a1c9cf0SBharata B Rao * based on default number of slots provided by PowerPC kernel. 8064a1c9cf0SBharata B Rao */ 8074a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS 32 8084a1c9cf0SBharata B Rao 809ab3dd749SPhilippe Mathieu-Daudé /* 1GB alignment for hotplug memory region */ 810ab3dd749SPhilippe Mathieu-Daudé #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB) 8114a1c9cf0SBharata B Rao 81203d196b7SBharata B Rao /* 81303d196b7SBharata B Rao * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory 81403d196b7SBharata B Rao * property under ibm,dynamic-reconfiguration-memory node. 81503d196b7SBharata B Rao */ 81603d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6 81703d196b7SBharata B Rao 81803d196b7SBharata B Rao /* 819d0e5a8f2SBharata B Rao * Defines for flag value in ibm,dynamic-memory property under 820d0e5a8f2SBharata B Rao * ibm,dynamic-reconfiguration-memory node. 82103d196b7SBharata B Rao */ 82203d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008 823d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020 824d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080 82503d196b7SBharata B Rao 8261c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg); 8271c7ad77eSNicholas Piggin 8280b0b8310SDavid Gibson #define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift)) 8290b0b8310SDavid Gibson 83014bb4486SGreg Kurz int spapr_get_vcpu_id(PowerPCCPU *cpu); 831648edb64SGreg Kurz void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp); 8322e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id); 8332e886fb3SSam Bobroff 8344e5fe368SSuraj Jitindar Singh int spapr_caps_pre_load(void *opaque); 8354e5fe368SSuraj Jitindar Singh int spapr_caps_pre_save(void *opaque); 8364e5fe368SSuraj Jitindar Singh 83733face6bSDavid Gibson /* 83833face6bSDavid Gibson * Handling of optional capabilities 83933face6bSDavid Gibson */ 8404e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_htm; 8414e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_vsx; 8424e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_dfp; 8438f38eaf8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_cfpc; 84409114fd8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_sbbc; 8454be8d4e7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ibs; 846b9a477b7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv; 847c982f5cfSSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_large_decr; 8488ff43ee4SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ccf_assist; 849be85537dSDavid Gibson 850ce2918cbSDavid Gibson static inline uint8_t spapr_get_cap(SpaprMachineState *spapr, int cap) 85133face6bSDavid Gibson { 8524e5fe368SSuraj Jitindar Singh return spapr->eff.caps[cap]; 85333face6bSDavid Gibson } 85433face6bSDavid Gibson 855ce2918cbSDavid Gibson void spapr_caps_init(SpaprMachineState *spapr); 856ce2918cbSDavid Gibson void spapr_caps_apply(SpaprMachineState *spapr); 857ce2918cbSDavid Gibson void spapr_caps_cpu_apply(SpaprMachineState *spapr, PowerPCCPU *cpu); 858ce2918cbSDavid Gibson void spapr_caps_add_properties(SpaprMachineClass *smc, Error **errp); 859ce2918cbSDavid Gibson int spapr_caps_post_migration(SpaprMachineState *spapr); 86033face6bSDavid Gibson 861ce2918cbSDavid Gibson void spapr_check_pagesize(SpaprMachineState *spapr, hwaddr pagesize, 862123eec65SDavid Gibson Error **errp); 863db592b5bSCédric Le Goater /* 864db592b5bSCédric Le Goater * XIVE definitions 865db592b5bSCédric Le Goater */ 866db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_LEGACY 0x0 867db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_EXPLOIT 0x40 868db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_BOTH 0x80 /* Only to advertise on the platform */ 869123eec65SDavid Gibson 87000fd075eSBenjamin Herrenschmidt void spapr_set_all_lpcrs(target_ulong value, target_ulong mask); 8712a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */ 872