12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H 22a6a4076SMarkus Armbruster #define HW_SPAPR_H 39fdf0c29SDavid Gibson 49c17d615SPaolo Bonzini #include "sysemu/dma.h" 528e02042SDavid Gibson #include "hw/boards.h" 60d09e41aSPaolo Bonzini #include "hw/ppc/xics.h" 731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h" 84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h" 9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h" 10277f9acfSPaolo Bonzini 114040ab72SDavid Gibson struct VIOsPAPRBus; 123384f95cSDavid Gibson struct sPAPRPHBState; 13639e8102SDavid Gibson struct sPAPRNVRAM; 1446503c2bSMichael Roth typedef struct sPAPRConfigureConnectorState sPAPRConfigureConnectorState; 1531fe14d1SNathan Fontenot typedef struct sPAPREventLogEntry sPAPREventLogEntry; 16ffbb1705SMichael Roth typedef struct sPAPREventSource sPAPREventSource; 174040ab72SDavid Gibson 184be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL 191b718907SDavid Gibson #define SPAPR_ENTRY_POINT 0x100 204be21d56SDavid Gibson 21afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ 512000000ULL 22afd10a0fSBharata B Rao 23147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc" 24147ff807SCédric Le Goater 25147ff807SCédric Le Goater #define SPAPR_RTC(obj) \ 26147ff807SCédric Le Goater OBJECT_CHECK(sPAPRRTCState, (obj), TYPE_SPAPR_RTC) 27147ff807SCédric Le Goater 28147ff807SCédric Le Goater typedef struct sPAPRRTCState sPAPRRTCState; 29147ff807SCédric Le Goater struct sPAPRRTCState { 30147ff807SCédric Le Goater /*< private >*/ 31147ff807SCédric Le Goater DeviceState parent_obj; 32147ff807SCédric Le Goater int64_t ns_offset; 33147ff807SCédric Le Goater }; 34147ff807SCédric Le Goater 35183930c0SDavid Gibson typedef struct sPAPRMachineClass sPAPRMachineClass; 3628e02042SDavid Gibson 3728e02042SDavid Gibson #define TYPE_SPAPR_MACHINE "spapr-machine" 3828e02042SDavid Gibson #define SPAPR_MACHINE(obj) \ 3928e02042SDavid Gibson OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE) 40183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \ 41183930c0SDavid Gibson OBJECT_GET_CLASS(sPAPRMachineClass, obj, TYPE_SPAPR_MACHINE) 42183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \ 43183930c0SDavid Gibson OBJECT_CLASS_CHECK(sPAPRMachineClass, klass, TYPE_SPAPR_MACHINE) 44183930c0SDavid Gibson 45183930c0SDavid Gibson /** 46183930c0SDavid Gibson * sPAPRMachineClass: 47183930c0SDavid Gibson */ 48183930c0SDavid Gibson struct sPAPRMachineClass { 49183930c0SDavid Gibson /*< private >*/ 50183930c0SDavid Gibson MachineClass parent_class; 51183930c0SDavid Gibson 52183930c0SDavid Gibson /*< public >*/ 53224245bfSDavid Gibson bool dr_lmb_enabled; /* enable dynamic-reconfig/hotplug of LMBs */ 5457040d45SThomas Huth bool use_ohci_by_default; /* use USB-OHCI instead of XHCI */ 553daa4a9fSThomas Huth const char *tcg_default_cpu; /* which (TCG) CPU to simulate by default */ 566737d9adSDavid Gibson void (*phb_placement)(sPAPRMachineState *spapr, uint32_t index, 57daa23699SDavid Gibson uint64_t *buid, hwaddr *pio, 58daa23699SDavid Gibson hwaddr *mmio32, hwaddr *mmio64, 596737d9adSDavid Gibson unsigned n_dma, uint32_t *liobns, Error **errp); 60183930c0SDavid Gibson }; 6128e02042SDavid Gibson 6228e02042SDavid Gibson /** 6328e02042SDavid Gibson * sPAPRMachineState: 6428e02042SDavid Gibson */ 6528e02042SDavid Gibson struct sPAPRMachineState { 6628e02042SDavid Gibson /*< private >*/ 6728e02042SDavid Gibson MachineState parent_obj; 6828e02042SDavid Gibson 694040ab72SDavid Gibson struct VIOsPAPRBus *vio_bus; 703384f95cSDavid Gibson QLIST_HEAD(, sPAPRPHBState) phbs; 71639e8102SDavid Gibson struct sPAPRNVRAM *nvram; 72681bfadeSCédric Le Goater ICSState *ics; 73147ff807SCédric Le Goater sPAPRRTCState rtc; 74a3467baaSDavid Gibson 75a3467baaSDavid Gibson void *htab; 764be21d56SDavid Gibson uint32_t htab_shift; 779861bb3eSSuraj Jitindar Singh uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROCESS_TABLE */ 78a8170e5eSAvi Kivity hwaddr rma_size; 797f763a5dSDavid Gibson int vrma_adjust; 80b7d1f77aSBenjamin Herrenschmidt ssize_t rtas_size; 81b7d1f77aSBenjamin Herrenschmidt void *rtas_blob; 82a19f7fb0SDavid Gibson long kernel_size; 83a19f7fb0SDavid Gibson bool kernel_le; 84a19f7fb0SDavid Gibson uint32_t initrd_base; 85a19f7fb0SDavid Gibson long initrd_size; 86880ae7deSDavid Gibson uint64_t rtc_offset; /* Now used only during incoming migration */ 8798a8b524SAlexey Kardashevskiy struct PPCTimebase tb; 883fc5acdeSAlexander Graf bool has_graphics; 89facdb8b6SMichael Roth sPAPROptionVector *ov5; /* QEMU-supported option vectors */ 90facdb8b6SMichael Roth sPAPROptionVector *ov5_cas; /* negotiated (via CAS) option vectors */ 916787d27bSMichael Roth bool cas_reboot; 9274d042e5SDavid Gibson 9374d042e5SDavid Gibson Notifier epow_notifier; 9431fe14d1SNathan Fontenot QTAILQ_HEAD(, sPAPREventLogEntry) pending_events; 95ffbb1705SMichael Roth bool use_hotplug_event_source; 96ffbb1705SMichael Roth sPAPREventSource *event_sources; 974be21d56SDavid Gibson 984be21d56SDavid Gibson /* Migration state */ 994be21d56SDavid Gibson int htab_save_index; 1004be21d56SDavid Gibson bool htab_first_pass; 101e68cb8b4SAlexey Kardashevskiy int htab_fd; 10246503c2bSMichael Roth 10346503c2bSMichael Roth /* RTAS state */ 10446503c2bSMichael Roth QTAILQ_HEAD(, sPAPRConfigureConnectorState) ccs_list; 10528e02042SDavid Gibson 10628e02042SDavid Gibson /*< public >*/ 10728e02042SDavid Gibson char *kvm_type; 1084a1c9cf0SBharata B Rao MemoryHotplugState hotplug_memory; 109852ad27eSCédric Le Goater 110852ad27eSCédric Le Goater uint32_t nr_servers; 111852ad27eSCédric Le Goater ICPState *icps; 11228e02042SDavid Gibson }; 1139fdf0c29SDavid Gibson 1149fdf0c29SDavid Gibson #define H_SUCCESS 0 1159fdf0c29SDavid Gibson #define H_BUSY 1 /* Hardware busy -- retry later */ 1169fdf0c29SDavid Gibson #define H_CLOSED 2 /* Resource closed */ 1179fdf0c29SDavid Gibson #define H_NOT_AVAILABLE 3 1189fdf0c29SDavid Gibson #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */ 1199fdf0c29SDavid Gibson #define H_PARTIAL 5 1209fdf0c29SDavid Gibson #define H_IN_PROGRESS 14 /* Kind of like busy */ 1219fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15 1229fdf0c29SDavid Gibson #define H_PARTIAL_STORE 16 1239fdf0c29SDavid Gibson #define H_PENDING 17 /* returned from H_POLL_PENDING */ 1249fdf0c29SDavid Gibson #define H_CONTINUE 18 /* Returned from H_Join on success */ 1259fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */ 1269fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \ 1279fdf0c29SDavid Gibson is a good time to retry */ 1289fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \ 1299fdf0c29SDavid Gibson is a good time to retry */ 1309fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \ 1319fdf0c29SDavid Gibson is a good time to retry */ 1329fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \ 1339fdf0c29SDavid Gibson is a good time to retry */ 1349fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \ 1359fdf0c29SDavid Gibson is a good time to retry */ 1369fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \ 1379fdf0c29SDavid Gibson is a good time to retry */ 1389fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */ 1399fdf0c29SDavid Gibson #define H_HARDWARE -1 /* Hardware error */ 1409fdf0c29SDavid Gibson #define H_FUNCTION -2 /* Function not supported */ 1419fdf0c29SDavid Gibson #define H_PRIVILEGE -3 /* Caller not privileged */ 1429fdf0c29SDavid Gibson #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */ 1439fdf0c29SDavid Gibson #define H_BAD_MODE -5 /* Illegal msr value */ 1449fdf0c29SDavid Gibson #define H_PTEG_FULL -6 /* PTEG is full */ 1459fdf0c29SDavid Gibson #define H_NOT_FOUND -7 /* PTE was not found" */ 1469fdf0c29SDavid Gibson #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */ 1479fdf0c29SDavid Gibson #define H_NO_MEM -9 1489fdf0c29SDavid Gibson #define H_AUTHORITY -10 1499fdf0c29SDavid Gibson #define H_PERMISSION -11 1509fdf0c29SDavid Gibson #define H_DROPPED -12 1519fdf0c29SDavid Gibson #define H_SOURCE_PARM -13 1529fdf0c29SDavid Gibson #define H_DEST_PARM -14 1539fdf0c29SDavid Gibson #define H_REMOTE_PARM -15 1549fdf0c29SDavid Gibson #define H_RESOURCE -16 1559fdf0c29SDavid Gibson #define H_ADAPTER_PARM -17 1569fdf0c29SDavid Gibson #define H_RH_PARM -18 1579fdf0c29SDavid Gibson #define H_RCQ_PARM -19 1589fdf0c29SDavid Gibson #define H_SCQ_PARM -20 1599fdf0c29SDavid Gibson #define H_EQ_PARM -21 1609fdf0c29SDavid Gibson #define H_RT_PARM -22 1619fdf0c29SDavid Gibson #define H_ST_PARM -23 1629fdf0c29SDavid Gibson #define H_SIGT_PARM -24 1639fdf0c29SDavid Gibson #define H_TOKEN_PARM -25 1649fdf0c29SDavid Gibson #define H_MLENGTH_PARM -27 1659fdf0c29SDavid Gibson #define H_MEM_PARM -28 1669fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29 1679fdf0c29SDavid Gibson #define H_ATTR_PARM -30 1689fdf0c29SDavid Gibson #define H_PORT_PARM -31 1699fdf0c29SDavid Gibson #define H_MCG_PARM -32 1709fdf0c29SDavid Gibson #define H_VL_PARM -33 1719fdf0c29SDavid Gibson #define H_TSIZE_PARM -34 1729fdf0c29SDavid Gibson #define H_TRACE_PARM -35 1739fdf0c29SDavid Gibson 1749fdf0c29SDavid Gibson #define H_MASK_PARM -37 1759fdf0c29SDavid Gibson #define H_MCG_FULL -38 1769fdf0c29SDavid Gibson #define H_ALIAS_EXIST -39 1779fdf0c29SDavid Gibson #define H_P_COUNTER -40 1789fdf0c29SDavid Gibson #define H_TABLE_FULL -41 1799fdf0c29SDavid Gibson #define H_ALT_TABLE -42 1809fdf0c29SDavid Gibson #define H_MR_CONDITION -43 1819fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44 1829fdf0c29SDavid Gibson #define H_R_STATE -45 1839fdf0c29SDavid Gibson #define H_RESCINDEND -46 18442561bf2SAnton Blanchard #define H_P2 -55 18542561bf2SAnton Blanchard #define H_P3 -56 18642561bf2SAnton Blanchard #define H_P4 -57 18742561bf2SAnton Blanchard #define H_P5 -58 18842561bf2SAnton Blanchard #define H_P6 -59 18942561bf2SAnton Blanchard #define H_P7 -60 19042561bf2SAnton Blanchard #define H_P8 -61 19142561bf2SAnton Blanchard #define H_P9 -62 19242561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256 1939fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005 1949fdf0c29SDavid Gibson 1959fdf0c29SDavid Gibson 1969fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware 1979fdf0c29SDavid Gibson * when a call cannot be completed now, but the identical call 1989fdf0c29SDavid Gibson * should be retried later. This prevents calls blocking in the 1999fdf0c29SDavid Gibson * firmware for long periods of time. Annoyingly the firmware can return 2009fdf0c29SDavid Gibson * a range of return codes, hinting at how long we should wait before 2019fdf0c29SDavid Gibson * retrying. If you don't care for the hint, the macro below is a good 2029fdf0c29SDavid Gibson * way to check for the long_busy return codes 2039fdf0c29SDavid Gibson */ 2049fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \ 2059fdf0c29SDavid Gibson && (x <= H_LONG_BUSY_END_RANGE)) 2069fdf0c29SDavid Gibson 2079fdf0c29SDavid Gibson /* Flags */ 2089fdf0c29SDavid Gibson #define H_LARGE_PAGE (1ULL<<(63-16)) 2099fdf0c29SDavid Gibson #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */ 2109fdf0c29SDavid Gibson #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */ 2119fdf0c29SDavid Gibson #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */ 2129fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28)) 2139fdf0c29SDavid Gibson #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30))) 2149fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED) 2159fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31))) 2169fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE 2179fdf0c29SDavid Gibson #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */ 2189fdf0c29SDavid Gibson #define H_ANDCOND (1ULL<<(63-33)) 2199fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */ 2209fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */ 2219fdf0c29SDavid Gibson #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */ 2229fdf0c29SDavid Gibson #define H_COPY_PAGE (1ULL<<(63-49)) 2239fdf0c29SDavid Gibson #define H_N (1ULL<<(63-61)) 2249fdf0c29SDavid Gibson #define H_PP1 (1ULL<<(63-62)) 2259fdf0c29SDavid Gibson #define H_PP2 (1ULL<<(63-63)) 2269fdf0c29SDavid Gibson 227a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */ 228a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR 1 229a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR 2 230a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE 3 231a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE 4 232a46622fdSAlexey Kardashevskiy 233a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */ 23442561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG 0 23542561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1 23642561bf2SAnton Blanchard 2379fdf0c29SDavid Gibson /* VASI States */ 2389fdf0c29SDavid Gibson #define H_VASI_INVALID 0 2399fdf0c29SDavid Gibson #define H_VASI_ENABLED 1 2409fdf0c29SDavid Gibson #define H_VASI_ABORTED 2 2419fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3 2429fdf0c29SDavid Gibson #define H_VASI_SUSPENDED 4 2439fdf0c29SDavid Gibson #define H_VASI_RESUMED 5 2449fdf0c29SDavid Gibson #define H_VASI_COMPLETED 6 2459fdf0c29SDavid Gibson 2469fdf0c29SDavid Gibson /* DABRX flags */ 2479fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61)) 2489fdf0c29SDavid Gibson #define H_DABRX_KERNEL (1ULL<<(63-62)) 2499fdf0c29SDavid Gibson #define H_DABRX_USER (1ULL<<(63-63)) 2509fdf0c29SDavid Gibson 25166a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */ 2529fdf0c29SDavid Gibson #define H_CB_ALIGNMENT 4096 2539fdf0c29SDavid Gibson 2549fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */ 2559fdf0c29SDavid Gibson #define H_REMOVE 0x04 2569fdf0c29SDavid Gibson #define H_ENTER 0x08 2579fdf0c29SDavid Gibson #define H_READ 0x0c 2589fdf0c29SDavid Gibson #define H_CLEAR_MOD 0x10 2599fdf0c29SDavid Gibson #define H_CLEAR_REF 0x14 2609fdf0c29SDavid Gibson #define H_PROTECT 0x18 2619fdf0c29SDavid Gibson #define H_GET_TCE 0x1c 2629fdf0c29SDavid Gibson #define H_PUT_TCE 0x20 2639fdf0c29SDavid Gibson #define H_SET_SPRG0 0x24 2649fdf0c29SDavid Gibson #define H_SET_DABR 0x28 2659fdf0c29SDavid Gibson #define H_PAGE_INIT 0x2c 2669fdf0c29SDavid Gibson #define H_SET_ASR 0x30 2679fdf0c29SDavid Gibson #define H_ASR_ON 0x34 2689fdf0c29SDavid Gibson #define H_ASR_OFF 0x38 2699fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD 0x3c 2709fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE 0x40 2719fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD 0x44 2729fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE 0x48 2739fdf0c29SDavid Gibson #define H_LOGICAL_ICBI 0x4c 2749fdf0c29SDavid Gibson #define H_LOGICAL_DCBF 0x50 2759fdf0c29SDavid Gibson #define H_GET_TERM_CHAR 0x54 2769fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR 0x58 2779fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL 0x5c 2789fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA 0x60 2799fdf0c29SDavid Gibson #define H_EOI 0x64 2809fdf0c29SDavid Gibson #define H_CPPR 0x68 2819fdf0c29SDavid Gibson #define H_IPI 0x6c 2829fdf0c29SDavid Gibson #define H_IPOLL 0x70 2839fdf0c29SDavid Gibson #define H_XIRR 0x74 2849fdf0c29SDavid Gibson #define H_PERFMON 0x7c 2859fdf0c29SDavid Gibson #define H_MIGRATE_DMA 0x78 2869fdf0c29SDavid Gibson #define H_REGISTER_VPA 0xDC 2879fdf0c29SDavid Gibson #define H_CEDE 0xE0 2889fdf0c29SDavid Gibson #define H_CONFER 0xE4 2899fdf0c29SDavid Gibson #define H_PROD 0xE8 2909fdf0c29SDavid Gibson #define H_GET_PPP 0xEC 2919fdf0c29SDavid Gibson #define H_SET_PPP 0xF0 2929fdf0c29SDavid Gibson #define H_PURR 0xF4 2939fdf0c29SDavid Gibson #define H_PIC 0xF8 2949fdf0c29SDavid Gibson #define H_REG_CRQ 0xFC 2959fdf0c29SDavid Gibson #define H_FREE_CRQ 0x100 2969fdf0c29SDavid Gibson #define H_VIO_SIGNAL 0x104 2979fdf0c29SDavid Gibson #define H_SEND_CRQ 0x108 2989fdf0c29SDavid Gibson #define H_COPY_RDMA 0x110 2999fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN 0x114 3009fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN 0x118 3019fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C 3029fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN 0x120 3039fdf0c29SDavid Gibson #define H_BULK_REMOVE 0x124 3049fdf0c29SDavid Gibson #define H_MULTICAST_CTRL 0x130 3059fdf0c29SDavid Gibson #define H_SET_XDABR 0x134 3069fdf0c29SDavid Gibson #define H_STUFF_TCE 0x138 3079fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT 0x13C 3089fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C 3099fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO 0x150 3109fdf0c29SDavid Gibson #define H_REGISTER_VTERM 0x154 3119fdf0c29SDavid Gibson #define H_FREE_VTERM 0x158 3129fdf0c29SDavid Gibson #define H_RESET_EVENTS 0x15C 3139fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE 0x160 3149fdf0c29SDavid Gibson #define H_FREE_RESOURCE 0x164 3159fdf0c29SDavid Gibson #define H_MODIFY_QP 0x168 3169fdf0c29SDavid Gibson #define H_QUERY_QP 0x16C 3179fdf0c29SDavid Gibson #define H_REREGISTER_PMR 0x170 3189fdf0c29SDavid Gibson #define H_REGISTER_SMR 0x174 3199fdf0c29SDavid Gibson #define H_QUERY_MR 0x178 3209fdf0c29SDavid Gibson #define H_QUERY_MW 0x17C 3219fdf0c29SDavid Gibson #define H_QUERY_HCA 0x180 3229fdf0c29SDavid Gibson #define H_QUERY_PORT 0x184 3239fdf0c29SDavid Gibson #define H_MODIFY_PORT 0x188 3249fdf0c29SDavid Gibson #define H_DEFINE_AQP1 0x18C 3259fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER 0x190 3269fdf0c29SDavid Gibson #define H_DEFINE_AQP0 0x194 3279fdf0c29SDavid Gibson #define H_RESIZE_MR 0x198 3289fdf0c29SDavid Gibson #define H_ATTACH_MCQP 0x19C 3299fdf0c29SDavid Gibson #define H_DETACH_MCQP 0x1A0 3309fdf0c29SDavid Gibson #define H_CREATE_RPT 0x1A4 3319fdf0c29SDavid Gibson #define H_REMOVE_RPT 0x1A8 3329fdf0c29SDavid Gibson #define H_REGISTER_RPAGES 0x1AC 3339fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC 0x1B0 3349fdf0c29SDavid Gibson #define H_ERROR_DATA 0x1B4 3359fdf0c29SDavid Gibson #define H_GET_HCA_INFO 0x1B8 3369fdf0c29SDavid Gibson #define H_GET_PERF_COUNT 0x1BC 3379fdf0c29SDavid Gibson #define H_MANAGE_TRACE 0x1C0 3389fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4 3399fdf0c29SDavid Gibson #define H_QUERY_INT_STATE 0x1E4 3409fdf0c29SDavid Gibson #define H_POLL_PENDING 0x1D8 3419fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES 0x244 3429fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP 0x250 3439fdf0c29SDavid Gibson #define H_QUERY_HEA_QP 0x254 3449fdf0c29SDavid Gibson #define H_QUERY_HEA 0x258 3459fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT 0x25C 3469fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT 0x260 3479fdf0c29SDavid Gibson #define H_REG_BCMC 0x264 3489fdf0c29SDavid Gibson #define H_DEREG_BCMC 0x268 3499fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES 0x26C 3509fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA 0x270 3519fdf0c29SDavid Gibson #define H_GET_HEA_INFO 0x274 3529fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE 0x278 3539fdf0c29SDavid Gibson #define H_ADD_CONN 0x284 3549fdf0c29SDavid Gibson #define H_DEL_CONN 0x288 3559fdf0c29SDavid Gibson #define H_JOIN 0x298 3569fdf0c29SDavid Gibson #define H_VASI_STATE 0x2A4 3579fdf0c29SDavid Gibson #define H_ENABLE_CRQ 0x2B0 3589fdf0c29SDavid Gibson #define H_GET_EM_PARMS 0x2B8 3599fdf0c29SDavid Gibson #define H_SET_MPP 0x2D0 3609fdf0c29SDavid Gibson #define H_GET_MPP 0x2D4 3615d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X 0x2FC 3624d9392beSThomas Huth #define H_RANDOM 0x300 36342561bf2SAnton Blanchard #define H_SET_MODE 0x31C 364*d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB 0x374 365*d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID 0x378 366*d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL 0x37C 3671c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET 0x380 3681c7ad77eSNicholas Piggin #define MAX_HCALL_OPCODE H_SIGNAL_SYS_RESET 3699fdf0c29SDavid Gibson 37039ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp 37139ac8455SDavid Gibson * as well. 37239ac8455SDavid Gibson * 37339ac8455SDavid Gibson * We also need some hcalls which are specific to qemu / KVM-on-POWER. 37439ac8455SDavid Gibson * So far we just need one for H_RTAS, but in future we'll need more 37539ac8455SDavid Gibson * for extensions like virtio. We put those into the 0xf000-0xfffc 37639ac8455SDavid Gibson * range which is reserved by PAPR for "platform-specific" hcalls. 37739ac8455SDavid Gibson */ 37839ac8455SDavid Gibson #define KVMPPC_HCALL_BASE 0xf000 37939ac8455SDavid Gibson #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0) 380c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1) 3812a6593cbSAlexey Kardashevskiy /* Client Architecture support */ 3822a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS (KVMPPC_HCALL_BASE + 0x2) 3832a6593cbSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX KVMPPC_H_CAS 38439ac8455SDavid Gibson 3852a6593cbSAlexey Kardashevskiy typedef struct sPAPRDeviceTreeUpdateHeader { 3862a6593cbSAlexey Kardashevskiy uint32_t version_id; 3872a6593cbSAlexey Kardashevskiy } sPAPRDeviceTreeUpdateHeader; 3882a6593cbSAlexey Kardashevskiy 3899fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \ 390aaf87c66SThomas Huth do { \ 391aaf87c66SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \ 392aaf87c66SThomas Huth } while (0) 3939fdf0c29SDavid Gibson 39428e02042SDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm, 3959fdf0c29SDavid Gibson target_ulong opcode, 3969fdf0c29SDavid Gibson target_ulong *args); 3979fdf0c29SDavid Gibson 3989fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn); 399aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, 4009fdf0c29SDavid Gibson target_ulong *args); 4019fdf0c29SDavid Gibson 402ee954280SGavin Shan /* ibm,set-eeh-option */ 403ee954280SGavin Shan #define RTAS_EEH_DISABLE 0 404ee954280SGavin Shan #define RTAS_EEH_ENABLE 1 405ee954280SGavin Shan #define RTAS_EEH_THAW_IO 2 406ee954280SGavin Shan #define RTAS_EEH_THAW_DMA 3 407ee954280SGavin Shan 408ee954280SGavin Shan /* ibm,get-config-addr-info2 */ 409ee954280SGavin Shan #define RTAS_GET_PE_ADDR 0 410ee954280SGavin Shan #define RTAS_GET_PE_MODE 1 411ee954280SGavin Shan #define RTAS_PE_MODE_NONE 0 412ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED 1 413ee954280SGavin Shan #define RTAS_PE_MODE_SHARED 2 414ee954280SGavin Shan 415ee954280SGavin Shan /* ibm,read-slot-reset-state2 */ 416ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL 0 417ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET 1 418ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2 419ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA 4 420ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL 5 421ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT 0 422ee954280SGavin Shan #define RTAS_EEH_SUPPORT 1 423ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO 1000 424ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO 0 425ee954280SGavin Shan 426ee954280SGavin Shan /* ibm,set-slot-reset */ 427ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE 0 428ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT 1 429ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL 3 430ee954280SGavin Shan 431ee954280SGavin Shan /* ibm,slot-error-detail */ 432ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG 1 433ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG 2 434ee954280SGavin Shan 435a64d325dSAlexey Kardashevskiy /* RTAS return codes */ 436a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS 0 437a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND 1 438a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR -1 439a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY -2 440a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR -3 4413ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED -3 4429d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR -3 4433ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED -9002 444c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR -9999 445a64d325dSAlexey Kardashevskiy 446ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */ 447ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K 0x01 448ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K 0x02 449ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M 0x04 450ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M 0x08 451ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M 0x10 452ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M 0x20 453ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M 0x40 454ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G 0x80 455ae4de14cSAlexey Kardashevskiy 4563a3b8502SAlexey Kardashevskiy /* RTAS tokens */ 4573a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE 0x2000 4583a3b8502SAlexey Kardashevskiy 4593a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER (RTAS_TOKEN_BASE + 0x00) 4603a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x01) 4613a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x02) 4623a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF (RTAS_TOKEN_BASE + 0x03) 4633a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT (RTAS_TOKEN_BASE + 0x04) 4643a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE (RTAS_TOKEN_BASE + 0x05) 4653a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU (RTAS_TOKEN_BASE + 0x06) 4663a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF (RTAS_TOKEN_BASE + 0x07) 4673a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x08) 4683a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x09) 4693a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE (RTAS_TOKEN_BASE + 0x0A) 4703a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE (RTAS_TOKEN_BASE + 0x0B) 4713a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF (RTAS_TOKEN_BASE + 0x0C) 4723a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON (RTAS_TOKEN_BASE + 0x0D) 4733a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION (RTAS_TOKEN_BASE + 0x0E) 4743a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN (RTAS_TOKEN_BASE + 0x0F) 4753a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS (RTAS_TOKEN_BASE + 0x10) 4763a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE (RTAS_TOKEN_BASE + 0x11) 4773a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH (RTAS_TOKEN_BASE + 0x12) 4783a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE (RTAS_TOKEN_BASE + 0x13) 4793a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x14) 4803a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x15) 4813a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x16) 4823a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x17) 4833a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER (RTAS_TOKEN_BASE + 0x18) 4843a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI (RTAS_TOKEN_BASE + 0x19) 4853a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR (RTAS_TOKEN_BASE + 0x1A) 4863a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1B) 4873a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1C) 4883a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE (RTAS_TOKEN_BASE + 0x1D) 4893a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR (RTAS_TOKEN_BASE + 0x1E) 4903a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM (RTAS_TOKEN_BASE + 0x1F) 491ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION (RTAS_TOKEN_BASE + 0x20) 492ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2 (RTAS_TOKEN_BASE + 0x21) 493ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2 (RTAS_TOKEN_BASE + 0x22) 494ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET (RTAS_TOKEN_BASE + 0x23) 495ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE (RTAS_TOKEN_BASE + 0x24) 496ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL (RTAS_TOKEN_BASE + 0x25) 497ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x26) 498ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x27) 499ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x28) 500ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x29) 5013a3b8502SAlexey Kardashevskiy 502ae4de14cSAlexey Kardashevskiy #define RTAS_TOKEN_MAX (RTAS_TOKEN_BASE + 0x2A) 5033a3b8502SAlexey Kardashevskiy 5043052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */ 5053b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS 20 5063052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE 42 507b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID 48 5083052d951SSam bobroff 5098c8639dfSMike Day /* RTAS indicator/sensor types 5108c8639dfSMike Day * 5118c8639dfSMike Day * as defined by PAPR+ 2.7 7.3.5.4, Table 41 5128c8639dfSMike Day * 5138c8639dfSMike Day * NOTE: currently only DR-related sensors are implemented here 5148c8639dfSMike Day */ 5158c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE 9001 5168c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR 9002 5178c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE 9003 5188c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE 5198c8639dfSMike Day 5203052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter 5213052d951SSam bobroff * of the RTAS ibm,get-system-parameter call. 5223052d951SSam bobroff */ 5233052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED 0 5243052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1 5253052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2 5263052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC 3 5273052d951SSam bobroff 5284fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr) 5294fe822e0SAlexey Kardashevskiy { 5304fe822e0SAlexey Kardashevskiy return addr & ~0xF000000000000000ULL; 5314fe822e0SAlexey Kardashevskiy } 5324fe822e0SAlexey Kardashevskiy 53339ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n) 53439ac8455SDavid Gibson { 535fdfba1a2SEdgar E. Iglesias return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n)); 53639ac8455SDavid Gibson } 53739ac8455SDavid Gibson 538a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n) 539a14aa92bSGavin Shan { 540a14aa92bSGavin Shan return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1); 541a14aa92bSGavin Shan } 542a14aa92bSGavin Shan 54339ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val) 54439ac8455SDavid Gibson { 545ab1da857SEdgar E. Iglesias stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val); 54639ac8455SDavid Gibson } 54739ac8455SDavid Gibson 54828e02042SDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm, 549210b580bSAnthony Liguori uint32_t token, 55039ac8455SDavid Gibson uint32_t nargs, target_ulong args, 55139ac8455SDavid Gibson uint32_t nret, target_ulong rets); 5523a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn); 55328e02042SDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPRMachineState *sm, 55439ac8455SDavid Gibson uint32_t token, uint32_t nargs, target_ulong args, 55539ac8455SDavid Gibson uint32_t nret, target_ulong rets); 5563f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas); 5572cac78c1SDavid Gibson void spapr_load_rtas(sPAPRMachineState *spapr, void *fdt, hwaddr addr); 55839ac8455SDavid Gibson 559ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT 12 560ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT) 561ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1) 562ad0ebb91SDavid Gibson 563ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN 0x00000000 5644290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg) (0x00000000 | (reg)) 565c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \ 566c8545818SAlexey Kardashevskiy (0x80000000 | ((phb_index) << 8) | (window_num)) 567d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn) (!!((liobn) & 0x80000000)) 568c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff) 569ad0ebb91SDavid Gibson 57074d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX 2048 57174d042e5SDavid Gibson 57279853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE 1 57379853e18STyrel Datwyler 5742b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable; 57574d042e5SDavid Gibson 576a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table" 577a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \ 578a83000f5SAnthony Liguori OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE) 579a83000f5SAnthony Liguori 580a83000f5SAnthony Liguori struct sPAPRTCETable { 581a83000f5SAnthony Liguori DeviceState parent; 582a83000f5SAnthony Liguori uint32_t liobn; 583a83000f5SAnthony Liguori uint32_t nb_table; 5841b8eceeeSAlexey Kardashevskiy uint64_t bus_offset; 585650f33adSAlexey Kardashevskiy uint32_t page_shift; 586a83000f5SAnthony Liguori uint64_t *table; 587a26fdf39SAlexey Kardashevskiy uint32_t mig_nb_table; 588a26fdf39SAlexey Kardashevskiy uint64_t *mig_table; 589a83000f5SAnthony Liguori bool bypass; 5906a81dd17SDavid Gibson bool need_vfio; 591a83000f5SAnthony Liguori int fd; 592b4b6eb77SAlexey Kardashevskiy MemoryRegion root, iommu; 593ee9a569aSAlexey Kardashevskiy struct VIOsPAPRDevice *vdev; /* for @bypass migration compatibility only */ 594a83000f5SAnthony Liguori QLIST_ENTRY(sPAPRTCETable) list; 595a83000f5SAnthony Liguori }; 596a83000f5SAnthony Liguori 597f9ce8e0aSThomas Huth sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn); 59831fe14d1SNathan Fontenot 59931fe14d1SNathan Fontenot struct sPAPREventLogEntry { 60031fe14d1SNathan Fontenot int log_type; 60179853e18STyrel Datwyler bool exception; 60231fe14d1SNathan Fontenot void *data; 60331fe14d1SNathan Fontenot QTAILQ_ENTRY(sPAPREventLogEntry) next; 60431fe14d1SNathan Fontenot }; 60531fe14d1SNathan Fontenot 60628e02042SDavid Gibson void spapr_events_init(sPAPRMachineState *sm); 607ffbb1705SMichael Roth void spapr_dt_events(sPAPRMachineState *sm, void *fdt); 60828e02042SDavid Gibson int spapr_h_cas_compose_response(sPAPRMachineState *sm, 60903d196b7SBharata B Rao target_ulong addr, target_ulong size, 6106787d27bSMichael Roth sPAPROptionVector *ov5_updates); 611df7625d4SAlexey Kardashevskiy sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn); 612df7625d4SAlexey Kardashevskiy void spapr_tce_table_enable(sPAPRTCETable *tcet, 613df7625d4SAlexey Kardashevskiy uint32_t page_shift, uint64_t bus_offset, 614df7625d4SAlexey Kardashevskiy uint32_t nb_table); 615a26fdf39SAlexey Kardashevskiy void spapr_tce_table_disable(sPAPRTCETable *tcet); 616c10325d6SDavid Gibson void spapr_tce_set_need_vfio(sPAPRTCETable *tcet, bool need_vfio); 617c10325d6SDavid Gibson 618a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet); 619ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname, 6205c4cbcf2SAlexey Kardashevskiy uint32_t liobn, uint64_t window, uint32_t size); 6215c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname, 6222b7dc949SPaolo Bonzini sPAPRTCETable *tcet); 623eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian); 6247a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_index(sPAPRDRConnector *drc); 6257a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_index(sPAPRDRConnector *drc); 6267a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_count(sPAPRDRConnectorType drc_type, 6277a36ae7aSBharata B Rao uint32_t count); 6287a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_count(sPAPRDRConnectorType drc_type, 6297a36ae7aSBharata B Rao uint32_t count); 630afdbd403SBharata B Rao void spapr_hotplug_req_add_by_count_indexed(sPAPRDRConnectorType drc_type, 631afdbd403SBharata B Rao uint32_t count, uint32_t index); 632afdbd403SBharata B Rao void spapr_hotplug_req_remove_by_count_indexed(sPAPRDRConnectorType drc_type, 633afdbd403SBharata B Rao uint32_t count, uint32_t index); 634af81cf32SBharata B Rao void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset, 635af81cf32SBharata B Rao sPAPRMachineState *spapr); 63628df36a1SDavid Gibson 63746503c2bSMichael Roth /* rtas-configure-connector state */ 63846503c2bSMichael Roth struct sPAPRConfigureConnectorState { 63946503c2bSMichael Roth uint32_t drc_index; 64046503c2bSMichael Roth int fdt_offset; 64146503c2bSMichael Roth int fdt_depth; 64246503c2bSMichael Roth QTAILQ_ENTRY(sPAPRConfigureConnectorState) next; 64346503c2bSMichael Roth }; 64446503c2bSMichael Roth 64546503c2bSMichael Roth void spapr_ccs_reset_hook(void *opaque); 64646503c2bSMichael Roth 647147ff807SCédric Le Goater void spapr_rtc_read(sPAPRRTCState *rtc, struct tm *tm, uint32_t *ns); 648147ff807SCédric Le Goater int spapr_rtc_import_offset(sPAPRRTCState *rtc, int64_t legacy_offset); 64928df36a1SDavid Gibson 650147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng" 651ad0ebb91SDavid Gibson 6524d9392beSThomas Huth int spapr_rng_populate_dt(void *fdt); 6534d9392beSThomas Huth 654db4ef288SBharata B Rao #define SPAPR_MEMORY_BLOCK_SIZE (1 << 28) /* 256MB */ 655db4ef288SBharata B Rao 6564a1c9cf0SBharata B Rao /* 6574a1c9cf0SBharata B Rao * This defines the maximum number of DIMM slots we can have for sPAPR 6584a1c9cf0SBharata B Rao * guest. This is not defined by sPAPR but we are defining it to 32 slots 6594a1c9cf0SBharata B Rao * based on default number of slots provided by PowerPC kernel. 6604a1c9cf0SBharata B Rao */ 6614a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS 32 6624a1c9cf0SBharata B Rao 6634a1c9cf0SBharata B Rao /* 1GB alignment for hotplug memory region */ 6644a1c9cf0SBharata B Rao #define SPAPR_HOTPLUG_MEM_ALIGN (1ULL << 30) 6654a1c9cf0SBharata B Rao 66603d196b7SBharata B Rao /* 66703d196b7SBharata B Rao * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory 66803d196b7SBharata B Rao * property under ibm,dynamic-reconfiguration-memory node. 66903d196b7SBharata B Rao */ 67003d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6 67103d196b7SBharata B Rao 67203d196b7SBharata B Rao /* 673d0e5a8f2SBharata B Rao * Defines for flag value in ibm,dynamic-memory property under 674d0e5a8f2SBharata B Rao * ibm,dynamic-reconfiguration-memory node. 67503d196b7SBharata B Rao */ 67603d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008 677d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020 678d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080 67903d196b7SBharata B Rao 6801c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg); 6811c7ad77eSNicholas Piggin 6822a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */ 683