xref: /qemu/include/hw/ppc/spapr.h (revision ccc5a4c5e108775667ffc25182cd2ba2326ac979)
12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H
22a6a4076SMarkus Armbruster #define HW_SPAPR_H
39fdf0c29SDavid Gibson 
4ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h"
59c17d615SPaolo Bonzini #include "sysemu/dma.h"
628e02042SDavid Gibson #include "hw/boards.h"
731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h"
84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h"
9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
1082cffa2eSCédric Le Goater #include "hw/ppc/spapr_irq.h"
11db1015e9SEduardo Habkost #include "qom/object.h"
12ce2918cbSDavid Gibson #include "hw/ppc/spapr_xive.h"  /* For SpaprXive */
130d8d6a24SThomas Huth #include "hw/ppc/xics.h"        /* For ICSState */
140fb6bd07SMichael Roth #include "hw/ppc/spapr_tpm_proxy.h"
15277f9acfSPaolo Bonzini 
16ce2918cbSDavid Gibson struct SpaprVioBus;
17ce2918cbSDavid Gibson struct SpaprPhbState;
18ce2918cbSDavid Gibson struct SpaprNvram;
190d8d6a24SThomas Huth 
20ce2918cbSDavid Gibson typedef struct SpaprEventLogEntry SpaprEventLogEntry;
21ce2918cbSDavid Gibson typedef struct SpaprEventSource SpaprEventSource;
22ce2918cbSDavid Gibson typedef struct SpaprPendingHpt SpaprPendingHpt;
234040ab72SDavid Gibson 
2446d80a56SPhilippe Mathieu-Daudé typedef struct Vof Vof;
2546d80a56SPhilippe Mathieu-Daudé 
264be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY     0x0000000000000040ULL
271b718907SDavid Gibson #define SPAPR_ENTRY_POINT       0x100
284be21d56SDavid Gibson 
29afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ     512000000ULL
30afd10a0fSBharata B Rao 
31147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc"
32147ff807SCédric Le Goater 
338063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprRtcState, SPAPR_RTC)
34147ff807SCédric Le Goater 
35ce2918cbSDavid Gibson struct SpaprRtcState {
36147ff807SCédric Le Goater     /*< private >*/
37147ff807SCédric Le Goater     DeviceState parent_obj;
38147ff807SCédric Le Goater     int64_t ns_offset;
39147ff807SCédric Le Goater };
40147ff807SCédric Le Goater 
41ce2918cbSDavid Gibson typedef struct SpaprDimmState SpaprDimmState;
4228e02042SDavid Gibson 
4328e02042SDavid Gibson #define TYPE_SPAPR_MACHINE      "spapr-machine"
44a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(SpaprMachineState, SpaprMachineClass, SPAPR_MACHINE)
45183930c0SDavid Gibson 
4630f4b05bSDavid Gibson typedef enum {
4730f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DEFAULT = 0,
4830f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DISABLED,
4930f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_ENABLED,
5030f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_REQUIRED,
51ce2918cbSDavid Gibson } SpaprResizeHpt;
5230f4b05bSDavid Gibson 
53183930c0SDavid Gibson /**
5433face6bSDavid Gibson  * Capabilities
5533face6bSDavid Gibson  */
5633face6bSDavid Gibson 
57ee76a09fSDavid Gibson /* Hardware Transactional Memory */
584e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_HTM                   0x00
5929386642SDavid Gibson /* Vector Scalar Extensions */
604e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_VSX                   0x01
612d1fb9bcSDavid Gibson /* Decimal Floating Point */
624e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_DFP                   0x02
638f38eaf8SSuraj Jitindar Singh /* Cache Flush on Privilege Change */
648f38eaf8SSuraj Jitindar Singh #define SPAPR_CAP_CFPC                  0x03
6509114fd8SSuraj Jitindar Singh /* Speculation Barrier Bounds Checking */
6609114fd8SSuraj Jitindar Singh #define SPAPR_CAP_SBBC                  0x04
674be8d4e7SSuraj Jitindar Singh /* Indirect Branch Serialisation */
684be8d4e7SSuraj Jitindar Singh #define SPAPR_CAP_IBS                   0x05
692309832aSDavid Gibson /* HPT Maximum Page Size (encoded as a shift) */
702309832aSDavid Gibson #define SPAPR_CAP_HPT_MAXPAGESIZE       0x06
71b9a477b7SSuraj Jitindar Singh /* Nested KVM-HV */
72b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NESTED_KVM_HV         0x07
73c982f5cfSSuraj Jitindar Singh /* Large Decrementer */
74c982f5cfSSuraj Jitindar Singh #define SPAPR_CAP_LARGE_DECREMENTER     0x08
758ff43ee4SSuraj Jitindar Singh /* Count Cache Flush Assist HW Instruction */
768ff43ee4SSuraj Jitindar Singh #define SPAPR_CAP_CCF_ASSIST            0x09
778af7e1feSNicholas Piggin /* Implements PAPR FWNMI option */
788af7e1feSNicholas Piggin #define SPAPR_CAP_FWNMI                 0x0A
7982123b75SBharata B Rao /* Support H_RPT_INVALIDATE */
8082123b75SBharata B Rao #define SPAPR_CAP_RPT_INVALIDATE        0x0B
81*ccc5a4c5SNicholas Piggin /* Support for AIL modes */
82*ccc5a4c5SNicholas Piggin #define SPAPR_CAP_AIL_MODE_3            0x0C
834e5fe368SSuraj Jitindar Singh /* Num Caps */
84*ccc5a4c5SNicholas Piggin #define SPAPR_CAP_NUM                   (SPAPR_CAP_AIL_MODE_3 + 1)
854e5fe368SSuraj Jitindar Singh 
864e5fe368SSuraj Jitindar Singh /*
874e5fe368SSuraj Jitindar Singh  * Capability Values
884e5fe368SSuraj Jitindar Singh  */
894e5fe368SSuraj Jitindar Singh /* Bool Caps */
904e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_OFF                   0x00
914e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_ON                    0x01
92399b2896SSuraj Jitindar Singh 
93c76c0d30SSuraj Jitindar Singh /* Custom Caps */
94399b2896SSuraj Jitindar Singh 
95399b2896SSuraj Jitindar Singh /* Generic */
966898aed7SSuraj Jitindar Singh #define SPAPR_CAP_BROKEN                0x00
976898aed7SSuraj Jitindar Singh #define SPAPR_CAP_WORKAROUND            0x01
986898aed7SSuraj Jitindar Singh #define SPAPR_CAP_FIXED                 0x02
99399b2896SSuraj Jitindar Singh /* SPAPR_CAP_IBS (cap-ibs) */
100c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_IBS             0x02
101c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_CCD             0x03
102399b2896SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_NA              0x10 /* Lets leave a bit of a gap... */
1032d1fb9bcSDavid Gibson 
104b7573092SDaniel Henrique Barboza #define FDT_MAX_SIZE                    0x200000
10591067db1SAlexey Kardashevskiy 
1063a6e4ce6SDaniel Henrique Barboza /* Max number of GPUs per system */
10730499fddSGreg Kurz #define NVGPU_MAX_NUM              6
10830499fddSGreg Kurz 
1093a6e4ce6SDaniel Henrique Barboza /* Max number of NUMA nodes */
1103a6e4ce6SDaniel Henrique Barboza #define NUMA_NODES_MAX_NUM         (MAX_NODES + NVGPU_MAX_NUM)
1113a6e4ce6SDaniel Henrique Barboza 
1123a6e4ce6SDaniel Henrique Barboza /*
1133a6e4ce6SDaniel Henrique Barboza  * NUMA FORM1 macros. FORM1_DIST_REF_POINTS was taken from
1143a6e4ce6SDaniel Henrique Barboza  * MAX_DISTANCE_REF_POINTS in arch/powerpc/mm/numa.h from Linux
1153a6e4ce6SDaniel Henrique Barboza  * kernel source. It represents the amount of associativity domains
1163a6e4ce6SDaniel Henrique Barboza  * for non-CPU resources.
1173a6e4ce6SDaniel Henrique Barboza  *
1183a6e4ce6SDaniel Henrique Barboza  * FORM1_NUMA_ASSOC_SIZE is the base array size of an ibm,associativity
1193a6e4ce6SDaniel Henrique Barboza  * array for any non-CPU resource.
1203a6e4ce6SDaniel Henrique Barboza  */
1213a6e4ce6SDaniel Henrique Barboza #define FORM1_DIST_REF_POINTS            4
1223a6e4ce6SDaniel Henrique Barboza #define FORM1_NUMA_ASSOC_SIZE            (FORM1_DIST_REF_POINTS + 1)
1233a6e4ce6SDaniel Henrique Barboza 
124e0eb84d4SDaniel Henrique Barboza /*
125e0eb84d4SDaniel Henrique Barboza  * FORM2 NUMA affinity has a single associativity domain, giving
126e0eb84d4SDaniel Henrique Barboza  * us a assoc size of 2.
127e0eb84d4SDaniel Henrique Barboza  */
128e0eb84d4SDaniel Henrique Barboza #define FORM2_DIST_REF_POINTS            1
129e0eb84d4SDaniel Henrique Barboza #define FORM2_NUMA_ASSOC_SIZE            (FORM2_DIST_REF_POINTS + 1)
130e0eb84d4SDaniel Henrique Barboza 
131ce2918cbSDavid Gibson typedef struct SpaprCapabilities SpaprCapabilities;
132ce2918cbSDavid Gibson struct SpaprCapabilities {
1334e5fe368SSuraj Jitindar Singh     uint8_t caps[SPAPR_CAP_NUM];
13433face6bSDavid Gibson };
13533face6bSDavid Gibson 
13633face6bSDavid Gibson /**
137ce2918cbSDavid Gibson  * SpaprMachineClass:
138183930c0SDavid Gibson  */
139ce2918cbSDavid Gibson struct SpaprMachineClass {
140183930c0SDavid Gibson     /*< private >*/
141183930c0SDavid Gibson     MachineClass parent_class;
142183930c0SDavid Gibson 
143183930c0SDavid Gibson     /*< public >*/
144224245bfSDavid Gibson     bool dr_lmb_enabled;       /* enable dynamic-reconfig/hotplug of LMBs */
145962b6c36SMichael Roth     bool dr_phb_enabled;       /* enable dynamic-reconfig/hotplug of PHBs */
146fea35ca4SAlexey Kardashevskiy     bool update_dt_enabled;    /* enable KVMPPC_H_UPDATE_DT */
14757040d45SThomas Huth     bool use_ohci_by_default;  /* use USB-OHCI instead of XHCI */
14846f7afa3SGreg Kurz     bool pre_2_10_has_unused_icps;
14982cffa2eSCédric Le Goater     bool legacy_irq_allocation;
15054255c1fSDavid Gibson     uint32_t nr_xirqs;
1510a794529SDavid Gibson     bool broken_host_serial_model; /* present real host info to the guest */
1523725ef1aSGreg Kurz     bool pre_4_1_migration; /* don't migrate hpt-max-page-size */
1536c3829a2SAlexey Kardashevskiy     bool linux_pci_probe;
15429cb4187SGreg Kurz     bool smp_threads_vsmt; /* set VSMT to smp_threads by default */
1551052ab67SDavid Gibson     hwaddr rma_limit;          /* clamp the RMA to this size */
156a6030d7eSReza Arbab     bool pre_5_1_assoc_refpoints;
15729bfe52aSDaniel Henrique Barboza     bool pre_5_2_numa_associativity;
158e0eb84d4SDaniel Henrique Barboza     bool pre_6_2_numa_affinity;
15982cffa2eSCédric Le Goater 
160f5598c92SGreg Kurz     bool (*phb_placement)(SpaprMachineState *spapr, uint32_t index,
161daa23699SDavid Gibson                           uint64_t *buid, hwaddr *pio,
162daa23699SDavid Gibson                           hwaddr *mmio32, hwaddr *mmio64,
163ec132efaSAlexey Kardashevskiy                           unsigned n_dma, uint32_t *liobns, hwaddr *nv2gpa,
164ec132efaSAlexey Kardashevskiy                           hwaddr *nv2atsd, Error **errp);
165ce2918cbSDavid Gibson     SpaprResizeHpt resize_hpt_default;
166ce2918cbSDavid Gibson     SpaprCapabilities default_caps;
167ce2918cbSDavid Gibson     SpaprIrq *irq;
168183930c0SDavid Gibson };
16928e02042SDavid Gibson 
17081b205ceSAlexey Kardashevskiy #define WDT_MAX_WATCHDOGS       4      /* Maximum number of watchdog devices */
17181b205ceSAlexey Kardashevskiy 
17281b205ceSAlexey Kardashevskiy #define TYPE_SPAPR_WDT "spapr-wdt"
17381b205ceSAlexey Kardashevskiy OBJECT_DECLARE_SIMPLE_TYPE(SpaprWatchdog, SPAPR_WDT)
17481b205ceSAlexey Kardashevskiy 
17581b205ceSAlexey Kardashevskiy typedef struct SpaprWatchdog {
17681b205ceSAlexey Kardashevskiy     /*< private >*/
17781b205ceSAlexey Kardashevskiy     DeviceState parent_obj;
17881b205ceSAlexey Kardashevskiy     /*< public >*/
17981b205ceSAlexey Kardashevskiy 
18081b205ceSAlexey Kardashevskiy     QEMUTimer timer;
18181b205ceSAlexey Kardashevskiy     uint8_t action;         /* One of PSERIES_WDTF_ACTION_xxx */
18281b205ceSAlexey Kardashevskiy     uint8_t leave_others;   /* leaveOtherWatchdogsRunningOnTimeout */
18381b205ceSAlexey Kardashevskiy } SpaprWatchdog;
18481b205ceSAlexey Kardashevskiy 
18528e02042SDavid Gibson /**
186ce2918cbSDavid Gibson  * SpaprMachineState:
18728e02042SDavid Gibson  */
188ce2918cbSDavid Gibson struct SpaprMachineState {
18928e02042SDavid Gibson     /*< private >*/
19028e02042SDavid Gibson     MachineState parent_obj;
19128e02042SDavid Gibson 
192ce2918cbSDavid Gibson     struct SpaprVioBus *vio_bus;
193ce2918cbSDavid Gibson     QLIST_HEAD(, SpaprPhbState) phbs;
194ce2918cbSDavid Gibson     struct SpaprNvram *nvram;
195ce2918cbSDavid Gibson     SpaprRtcState rtc;
196a3467baaSDavid Gibson 
197ce2918cbSDavid Gibson     SpaprResizeHpt resize_hpt;
198a3467baaSDavid Gibson     void *htab;
1994be21d56SDavid Gibson     uint32_t htab_shift;
200a40888baSAlexey Kardashevskiy     uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROC_TBL */
201ce2918cbSDavid Gibson     SpaprPendingHpt *pending_hpt; /* in-progress resize */
2020b0b8310SDavid Gibson 
203a8170e5eSAvi Kivity     hwaddr rma_size;
204fea35ca4SAlexey Kardashevskiy     uint32_t fdt_size;
205fea35ca4SAlexey Kardashevskiy     uint32_t fdt_initial_size;
206fea35ca4SAlexey Kardashevskiy     void *fdt_blob;
207a19f7fb0SDavid Gibson     long kernel_size;
208a19f7fb0SDavid Gibson     bool kernel_le;
20987262806SAlexey Kardashevskiy     uint64_t kernel_addr;
210a19f7fb0SDavid Gibson     uint32_t initrd_base;
211a19f7fb0SDavid Gibson     long initrd_size;
212fc8c745dSAlexey Kardashevskiy     Vof *vof;
213880ae7deSDavid Gibson     uint64_t rtc_offset; /* Now used only during incoming migration */
21498a8b524SAlexey Kardashevskiy     struct PPCTimebase tb;
215f73eb948SPaolo Bonzini     bool want_stdout_path;
216fa98fbfcSSam Bobroff     uint32_t vsmt;       /* Virtual SMT mode (KVM's "core stride") */
21774d042e5SDavid Gibson 
218120f738aSNicholas Piggin     /* Nested HV support (TCG only) */
219120f738aSNicholas Piggin     uint64_t nested_ptcr;
220120f738aSNicholas Piggin 
22174d042e5SDavid Gibson     Notifier epow_notifier;
222ce2918cbSDavid Gibson     QTAILQ_HEAD(, SpaprEventLogEntry) pending_events;
223ffbb1705SMichael Roth     bool use_hotplug_event_source;
224ce2918cbSDavid Gibson     SpaprEventSource *event_sources;
2254be21d56SDavid Gibson 
2267843c0d6SDavid Gibson     /* ibm,client-architecture-support option negotiation */
227daa36379SDavid Gibson     bool cas_pre_isa3_guest;
228ce2918cbSDavid Gibson     SpaprOptionVector *ov5;         /* QEMU-supported option vectors */
229ce2918cbSDavid Gibson     SpaprOptionVector *ov5_cas;     /* negotiated (via CAS) option vectors */
2307843c0d6SDavid Gibson     uint32_t max_compat_pvr;
2317843c0d6SDavid Gibson 
2324be21d56SDavid Gibson     /* Migration state */
2334be21d56SDavid Gibson     int htab_save_index;
2344be21d56SDavid Gibson     bool htab_first_pass;
235e68cb8b4SAlexey Kardashevskiy     int htab_fd;
23646503c2bSMichael Roth 
2370cffce56SDavid Gibson     /* Pending DIMM unplug cache. It is populated when a LMB
2380cffce56SDavid Gibson      * unplug starts. It can be regenerated if a migration
2390cffce56SDavid Gibson      * occurs during the unplug process. */
240ce2918cbSDavid Gibson     QTAILQ_HEAD(, SpaprDimmState) pending_dimm_unplugs;
2410cffce56SDavid Gibson 
2428af7e1feSNicholas Piggin     /* State related to FWNMI option */
2438af7e1feSNicholas Piggin 
244edfdbf9cSNicholas Piggin     /* System Reset and Machine Check Notification Routine addresses
2458af7e1feSNicholas Piggin      * registered by "ibm,nmi-register" RTAS call.
2469ac703acSAravinda Prasad      */
247edfdbf9cSNicholas Piggin     target_ulong fwnmi_system_reset_addr;
2488af7e1feSNicholas Piggin     target_ulong fwnmi_machine_check_addr;
2498af7e1feSNicholas Piggin 
2508af7e1feSNicholas Piggin     /* Machine Check FWNMI synchronization, fwnmi_machine_check_interlock is
2518af7e1feSNicholas Piggin      * set to -1 if a FWNMI machine check is not in progress, else is set to
2528af7e1feSNicholas Piggin      * the CPU that was delivered the machine check, and is set back to -1
2538af7e1feSNicholas Piggin      * when that CPU makes an "ibm,nmi-interlock" RTAS call. The cond is used
2548af7e1feSNicholas Piggin      * to synchronize other CPUs.
2558af7e1feSNicholas Piggin      */
2568af7e1feSNicholas Piggin     int fwnmi_machine_check_interlock;
2578af7e1feSNicholas Piggin     QemuCond fwnmi_machine_check_interlock_cond;
2589ac703acSAravinda Prasad 
2593bf0844fSGreg Kurz     /* Set by -boot */
2603bf0844fSGreg Kurz     char *boot_device;
2613bf0844fSGreg Kurz 
26228e02042SDavid Gibson     /*< public >*/
26328e02042SDavid Gibson     char *kvm_type;
26427461d69SPrasad J Pandit     char *host_model;
26527461d69SPrasad J Pandit     char *host_serial;
266852ad27eSCédric Le Goater 
26782cffa2eSCédric Le Goater     int32_t irq_map_nr;
26882cffa2eSCédric Le Goater     unsigned long *irq_map;
269ce2918cbSDavid Gibson     SpaprIrq *irq;
270872ff3deSCédric Le Goater     qemu_irq *qirqs;
27181106dddSDavid Gibson     SpaprInterruptController *active_intc;
27281106dddSDavid Gibson     ICSState *ics;
27381106dddSDavid Gibson     SpaprXive *xive;
27433face6bSDavid Gibson 
2754e5fe368SSuraj Jitindar Singh     bool cmd_line_caps[SPAPR_CAP_NUM];
276ce2918cbSDavid Gibson     SpaprCapabilities def, eff, mig;
277ec132efaSAlexey Kardashevskiy 
278ec132efaSAlexey Kardashevskiy     unsigned gpu_numa_id;
2790fb6bd07SMichael Roth     SpaprTpmProxy *tpm_proxy;
2802500fb42SAravinda Prasad 
281a165ac67SDaniel Henrique Barboza     uint32_t FORM1_assoc_array[NUMA_NODES_MAX_NUM][FORM1_NUMA_ASSOC_SIZE];
282e0eb84d4SDaniel Henrique Barboza     uint32_t FORM2_assoc_array[NUMA_NODES_MAX_NUM][FORM2_NUMA_ASSOC_SIZE];
283f1aa45ffSDaniel Henrique Barboza 
2842500fb42SAravinda Prasad     Error *fwnmi_migration_blocker;
28581b205ceSAlexey Kardashevskiy 
28681b205ceSAlexey Kardashevskiy     SpaprWatchdog wds[WDT_MAX_WATCHDOGS];
28728e02042SDavid Gibson };
2889fdf0c29SDavid Gibson 
2899fdf0c29SDavid Gibson #define H_SUCCESS         0
2909fdf0c29SDavid Gibson #define H_BUSY            1        /* Hardware busy -- retry later */
2919fdf0c29SDavid Gibson #define H_CLOSED          2        /* Resource closed */
2929fdf0c29SDavid Gibson #define H_NOT_AVAILABLE   3
2939fdf0c29SDavid Gibson #define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
2949fdf0c29SDavid Gibson #define H_PARTIAL         5
2959fdf0c29SDavid Gibson #define H_IN_PROGRESS     14       /* Kind of like busy */
2969fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15
2979fdf0c29SDavid Gibson #define H_PARTIAL_STORE   16
2989fdf0c29SDavid Gibson #define H_PENDING         17       /* returned from H_POLL_PENDING */
2999fdf0c29SDavid Gibson #define H_CONTINUE        18       /* Returned from H_Join on success */
3009fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
3019fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
3029fdf0c29SDavid Gibson                                                  is a good time to retry */
3039fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
3049fdf0c29SDavid Gibson                                                  is a good time to retry */
3059fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
3069fdf0c29SDavid Gibson                                                  is a good time to retry */
3079fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
3089fdf0c29SDavid Gibson                                                  is a good time to retry */
3099fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
3109fdf0c29SDavid Gibson                                                  is a good time to retry */
3119fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
3129fdf0c29SDavid Gibson                                                  is a good time to retry */
3139fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
3149fdf0c29SDavid Gibson #define H_HARDWARE        -1       /* Hardware error */
3159fdf0c29SDavid Gibson #define H_FUNCTION        -2       /* Function not supported */
3169fdf0c29SDavid Gibson #define H_PRIVILEGE       -3       /* Caller not privileged */
3179fdf0c29SDavid Gibson #define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
3189fdf0c29SDavid Gibson #define H_BAD_MODE        -5       /* Illegal msr value */
3199fdf0c29SDavid Gibson #define H_PTEG_FULL       -6       /* PTEG is full */
3209fdf0c29SDavid Gibson #define H_NOT_FOUND       -7       /* PTE was not found" */
3219fdf0c29SDavid Gibson #define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
3229fdf0c29SDavid Gibson #define H_NO_MEM          -9
3239fdf0c29SDavid Gibson #define H_AUTHORITY       -10
3249fdf0c29SDavid Gibson #define H_PERMISSION      -11
3259fdf0c29SDavid Gibson #define H_DROPPED         -12
3269fdf0c29SDavid Gibson #define H_SOURCE_PARM     -13
3279fdf0c29SDavid Gibson #define H_DEST_PARM       -14
3289fdf0c29SDavid Gibson #define H_REMOTE_PARM     -15
3299fdf0c29SDavid Gibson #define H_RESOURCE        -16
3309fdf0c29SDavid Gibson #define H_ADAPTER_PARM    -17
3319fdf0c29SDavid Gibson #define H_RH_PARM         -18
3329fdf0c29SDavid Gibson #define H_RCQ_PARM        -19
3339fdf0c29SDavid Gibson #define H_SCQ_PARM        -20
3349fdf0c29SDavid Gibson #define H_EQ_PARM         -21
3359fdf0c29SDavid Gibson #define H_RT_PARM         -22
3369fdf0c29SDavid Gibson #define H_ST_PARM         -23
3379fdf0c29SDavid Gibson #define H_SIGT_PARM       -24
3389fdf0c29SDavid Gibson #define H_TOKEN_PARM      -25
3399fdf0c29SDavid Gibson #define H_MLENGTH_PARM    -27
3409fdf0c29SDavid Gibson #define H_MEM_PARM        -28
3419fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29
3429fdf0c29SDavid Gibson #define H_ATTR_PARM       -30
3439fdf0c29SDavid Gibson #define H_PORT_PARM       -31
3449fdf0c29SDavid Gibson #define H_MCG_PARM        -32
3459fdf0c29SDavid Gibson #define H_VL_PARM         -33
3469fdf0c29SDavid Gibson #define H_TSIZE_PARM      -34
3479fdf0c29SDavid Gibson #define H_TRACE_PARM      -35
3489fdf0c29SDavid Gibson 
3499fdf0c29SDavid Gibson #define H_MASK_PARM       -37
3509fdf0c29SDavid Gibson #define H_MCG_FULL        -38
3519fdf0c29SDavid Gibson #define H_ALIAS_EXIST     -39
3529fdf0c29SDavid Gibson #define H_P_COUNTER       -40
3539fdf0c29SDavid Gibson #define H_TABLE_FULL      -41
3549fdf0c29SDavid Gibson #define H_ALT_TABLE       -42
3559fdf0c29SDavid Gibson #define H_MR_CONDITION    -43
3569fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44
3579fdf0c29SDavid Gibson #define H_R_STATE         -45
3589fdf0c29SDavid Gibson #define H_RESCINDEND      -46
35942561bf2SAnton Blanchard #define H_P2              -55
36042561bf2SAnton Blanchard #define H_P3              -56
36142561bf2SAnton Blanchard #define H_P4              -57
36242561bf2SAnton Blanchard #define H_P5              -58
36342561bf2SAnton Blanchard #define H_P6              -59
36442561bf2SAnton Blanchard #define H_P7              -60
36542561bf2SAnton Blanchard #define H_P8              -61
36642561bf2SAnton Blanchard #define H_P9              -62
36781b205ceSAlexey Kardashevskiy #define H_NOOP            -63
368b5513584SShivaprasad G Bhat #define H_UNSUPPORTED     -67
369b5fca656SShivaprasad G Bhat #define H_OVERLAP         -68
37042561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256
3719fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005
3729fdf0c29SDavid Gibson 
3739fdf0c29SDavid Gibson 
3749fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware
3759fdf0c29SDavid Gibson  * when a call cannot be completed now, but the identical call
3769fdf0c29SDavid Gibson  * should be retried later.  This prevents calls blocking in the
3779fdf0c29SDavid Gibson  * firmware for long periods of time.  Annoyingly the firmware can return
3789fdf0c29SDavid Gibson  * a range of return codes, hinting at how long we should wait before
3799fdf0c29SDavid Gibson  * retrying.  If you don't care for the hint, the macro below is a good
3809fdf0c29SDavid Gibson  * way to check for the long_busy return codes
3819fdf0c29SDavid Gibson  */
3829fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
3839fdf0c29SDavid Gibson                             && (x <= H_LONG_BUSY_END_RANGE))
3849fdf0c29SDavid Gibson 
3859fdf0c29SDavid Gibson /* Flags */
3869fdf0c29SDavid Gibson #define H_LARGE_PAGE      (1ULL<<(63-16))
3879fdf0c29SDavid Gibson #define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
3889fdf0c29SDavid Gibson #define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
3899fdf0c29SDavid Gibson #define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
3909fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
3919fdf0c29SDavid Gibson #define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
3929fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
3939fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
3949fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
3959fdf0c29SDavid Gibson #define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
3969fdf0c29SDavid Gibson #define H_ANDCOND         (1ULL<<(63-33))
3979fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
3989fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
3999fdf0c29SDavid Gibson #define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
4009fdf0c29SDavid Gibson #define H_COPY_PAGE       (1ULL<<(63-49))
4019fdf0c29SDavid Gibson #define H_N               (1ULL<<(63-61))
4029fdf0c29SDavid Gibson #define H_PP1             (1ULL<<(63-62))
4039fdf0c29SDavid Gibson #define H_PP2             (1ULL<<(63-63))
4049fdf0c29SDavid Gibson 
405a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */
406a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR           1
407a7913d5eSRavi Bangoria #define H_SET_MODE_RESOURCE_SET_DAWR0           2
408a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE     3
409a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE                  4
410a46622fdSAlexey Kardashevskiy 
411a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */
41242561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG    0
41342561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1
41442561bf2SAnton Blanchard 
4159fdf0c29SDavid Gibson /* VASI States */
4169fdf0c29SDavid Gibson #define H_VASI_INVALID    0
4179fdf0c29SDavid Gibson #define H_VASI_ENABLED    1
4189fdf0c29SDavid Gibson #define H_VASI_ABORTED    2
4199fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3
4209fdf0c29SDavid Gibson #define H_VASI_SUSPENDED  4
4219fdf0c29SDavid Gibson #define H_VASI_RESUMED    5
4229fdf0c29SDavid Gibson #define H_VASI_COMPLETED  6
4239fdf0c29SDavid Gibson 
4249fdf0c29SDavid Gibson /* DABRX flags */
4259fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
4269fdf0c29SDavid Gibson #define H_DABRX_KERNEL     (1ULL<<(63-62))
4279fdf0c29SDavid Gibson #define H_DABRX_USER       (1ULL<<(63-63))
4289fdf0c29SDavid Gibson 
4298acc2ae5SSuraj Jitindar Singh /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */
4308acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_SPEC_BAR_ORI31               PPC_BIT(0)
4318acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTRL_SERIALISED            PPC_BIT(1)
4328acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_ORI30              PPC_BIT(2)
4338acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_TRIG2              PPC_BIT(3)
4348acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_THREAD_PRIV              PPC_BIT(4)
4358acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_HON_BRANCH_HINTS             PPC_BIT(5)
4368acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_THR_RECONF_TRIG              PPC_BIT(6)
437c76c0d30SSuraj Jitindar Singh #define H_CPU_CHAR_CACHE_COUNT_DIS              PPC_BIT(7)
438399b2896SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTR_FLUSH_ASSIST           PPC_BIT(9)
43917fd09c0SNicholas Piggin 
4408acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_FAVOUR_SECURITY             PPC_BIT(0)
4418acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_L1D_FLUSH_PR                PPC_BIT(1)
4428acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR           PPC_BIT(2)
443399b2896SSuraj Jitindar Singh #define H_CPU_BEHAV_FLUSH_COUNT_CACHE           PPC_BIT(5)
44417fd09c0SNicholas Piggin #define H_CPU_BEHAV_NO_L1D_FLUSH_ENTRY          PPC_BIT(7)
44517fd09c0SNicholas Piggin #define H_CPU_BEHAV_NO_L1D_FLUSH_UACCESS        PPC_BIT(8)
4468acc2ae5SSuraj Jitindar Singh 
44766a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */
4489fdf0c29SDavid Gibson #define H_CB_ALIGNMENT     4096
4499fdf0c29SDavid Gibson 
4509fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */
4519fdf0c29SDavid Gibson #define H_REMOVE                0x04
4529fdf0c29SDavid Gibson #define H_ENTER                 0x08
4539fdf0c29SDavid Gibson #define H_READ                  0x0c
4549fdf0c29SDavid Gibson #define H_CLEAR_MOD             0x10
4559fdf0c29SDavid Gibson #define H_CLEAR_REF             0x14
4569fdf0c29SDavid Gibson #define H_PROTECT               0x18
4579fdf0c29SDavid Gibson #define H_GET_TCE               0x1c
4589fdf0c29SDavid Gibson #define H_PUT_TCE               0x20
4599fdf0c29SDavid Gibson #define H_SET_SPRG0             0x24
4609fdf0c29SDavid Gibson #define H_SET_DABR              0x28
4619fdf0c29SDavid Gibson #define H_PAGE_INIT             0x2c
4629fdf0c29SDavid Gibson #define H_SET_ASR               0x30
4639fdf0c29SDavid Gibson #define H_ASR_ON                0x34
4649fdf0c29SDavid Gibson #define H_ASR_OFF               0x38
4659fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD       0x3c
4669fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE      0x40
4679fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD    0x44
4689fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE   0x48
4699fdf0c29SDavid Gibson #define H_LOGICAL_ICBI          0x4c
4709fdf0c29SDavid Gibson #define H_LOGICAL_DCBF          0x50
4719fdf0c29SDavid Gibson #define H_GET_TERM_CHAR         0x54
4729fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR         0x58
4739fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL       0x5c
4749fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA       0x60
4759fdf0c29SDavid Gibson #define H_EOI                   0x64
4769fdf0c29SDavid Gibson #define H_CPPR                  0x68
4779fdf0c29SDavid Gibson #define H_IPI                   0x6c
4789fdf0c29SDavid Gibson #define H_IPOLL                 0x70
4799fdf0c29SDavid Gibson #define H_XIRR                  0x74
4809fdf0c29SDavid Gibson #define H_PERFMON               0x7c
4819fdf0c29SDavid Gibson #define H_MIGRATE_DMA           0x78
4829fdf0c29SDavid Gibson #define H_REGISTER_VPA          0xDC
4839fdf0c29SDavid Gibson #define H_CEDE                  0xE0
4849fdf0c29SDavid Gibson #define H_CONFER                0xE4
4859fdf0c29SDavid Gibson #define H_PROD                  0xE8
4869fdf0c29SDavid Gibson #define H_GET_PPP               0xEC
4879fdf0c29SDavid Gibson #define H_SET_PPP               0xF0
4889fdf0c29SDavid Gibson #define H_PURR                  0xF4
4899fdf0c29SDavid Gibson #define H_PIC                   0xF8
4909fdf0c29SDavid Gibson #define H_REG_CRQ               0xFC
4919fdf0c29SDavid Gibson #define H_FREE_CRQ              0x100
4929fdf0c29SDavid Gibson #define H_VIO_SIGNAL            0x104
4939fdf0c29SDavid Gibson #define H_SEND_CRQ              0x108
4949fdf0c29SDavid Gibson #define H_COPY_RDMA             0x110
4959fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN  0x114
4969fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN      0x118
4979fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
4989fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN      0x120
4999fdf0c29SDavid Gibson #define H_BULK_REMOVE           0x124
5009fdf0c29SDavid Gibson #define H_MULTICAST_CTRL        0x130
5019fdf0c29SDavid Gibson #define H_SET_XDABR             0x134
5029fdf0c29SDavid Gibson #define H_STUFF_TCE             0x138
5039fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT      0x13C
5049fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
5059fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO    0x150
5069fdf0c29SDavid Gibson #define H_REGISTER_VTERM        0x154
5079fdf0c29SDavid Gibson #define H_FREE_VTERM            0x158
5089fdf0c29SDavid Gibson #define H_RESET_EVENTS          0x15C
5099fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE        0x160
5109fdf0c29SDavid Gibson #define H_FREE_RESOURCE         0x164
5119fdf0c29SDavid Gibson #define H_MODIFY_QP             0x168
5129fdf0c29SDavid Gibson #define H_QUERY_QP              0x16C
5139fdf0c29SDavid Gibson #define H_REREGISTER_PMR        0x170
5149fdf0c29SDavid Gibson #define H_REGISTER_SMR          0x174
5159fdf0c29SDavid Gibson #define H_QUERY_MR              0x178
5169fdf0c29SDavid Gibson #define H_QUERY_MW              0x17C
5179fdf0c29SDavid Gibson #define H_QUERY_HCA             0x180
5189fdf0c29SDavid Gibson #define H_QUERY_PORT            0x184
5199fdf0c29SDavid Gibson #define H_MODIFY_PORT           0x188
5209fdf0c29SDavid Gibson #define H_DEFINE_AQP1           0x18C
5219fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER      0x190
5229fdf0c29SDavid Gibson #define H_DEFINE_AQP0           0x194
5239fdf0c29SDavid Gibson #define H_RESIZE_MR             0x198
5249fdf0c29SDavid Gibson #define H_ATTACH_MCQP           0x19C
5259fdf0c29SDavid Gibson #define H_DETACH_MCQP           0x1A0
5269fdf0c29SDavid Gibson #define H_CREATE_RPT            0x1A4
5279fdf0c29SDavid Gibson #define H_REMOVE_RPT            0x1A8
5289fdf0c29SDavid Gibson #define H_REGISTER_RPAGES       0x1AC
5299fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC      0x1B0
5309fdf0c29SDavid Gibson #define H_ERROR_DATA            0x1B4
5319fdf0c29SDavid Gibson #define H_GET_HCA_INFO          0x1B8
5329fdf0c29SDavid Gibson #define H_GET_PERF_COUNT        0x1BC
5339fdf0c29SDavid Gibson #define H_MANAGE_TRACE          0x1C0
534c59704b2SSuraj Jitindar Singh #define H_GET_CPU_CHARACTERISTICS 0x1C8
5359fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
5369fdf0c29SDavid Gibson #define H_QUERY_INT_STATE       0x1E4
5379fdf0c29SDavid Gibson #define H_POLL_PENDING          0x1D8
5389fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES      0x244
5399fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP         0x250
5409fdf0c29SDavid Gibson #define H_QUERY_HEA_QP          0x254
5419fdf0c29SDavid Gibson #define H_QUERY_HEA             0x258
5429fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT        0x25C
5439fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT       0x260
5449fdf0c29SDavid Gibson #define H_REG_BCMC              0x264
5459fdf0c29SDavid Gibson #define H_DEREG_BCMC            0x268
5469fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES   0x26C
5479fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA   0x270
5489fdf0c29SDavid Gibson #define H_GET_HEA_INFO          0x274
5499fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE    0x278
5509fdf0c29SDavid Gibson #define H_ADD_CONN              0x284
5519fdf0c29SDavid Gibson #define H_DEL_CONN              0x288
5529fdf0c29SDavid Gibson #define H_JOIN                  0x298
5539fdf0c29SDavid Gibson #define H_VASI_STATE            0x2A4
5549fdf0c29SDavid Gibson #define H_ENABLE_CRQ            0x2B0
5559fdf0c29SDavid Gibson #define H_GET_EM_PARMS          0x2B8
5569fdf0c29SDavid Gibson #define H_SET_MPP               0x2D0
5579fdf0c29SDavid Gibson #define H_GET_MPP               0x2D4
558c24ba3d0SLaurent Vivier #define H_HOME_NODE_ASSOCIATIVITY 0x2EC
5595d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X                0x2FC
5604d9392beSThomas Huth #define H_RANDOM                0x300
56142561bf2SAnton Blanchard #define H_SET_MODE              0x31C
56230f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE    0x36C
56330f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT     0x370
564d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB             0x374
565d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID        0x378
566d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL     0x37C
5671c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET      0x380
56823bcd5ebSCédric Le Goater 
56923bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_INFO   0x3A8
57023bcd5ebSCédric Le Goater #define H_INT_SET_SOURCE_CONFIG 0x3AC
57123bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_CONFIG 0x3B0
57223bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_INFO    0x3B4
57323bcd5ebSCédric Le Goater #define H_INT_SET_QUEUE_CONFIG  0x3B8
57423bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_CONFIG  0x3BC
57523bcd5ebSCédric Le Goater #define H_INT_SET_OS_REPORTING_LINE 0x3C0
57623bcd5ebSCédric Le Goater #define H_INT_GET_OS_REPORTING_LINE 0x3C4
57723bcd5ebSCédric Le Goater #define H_INT_ESB               0x3C8
57823bcd5ebSCédric Le Goater #define H_INT_SYNC              0x3CC
57923bcd5ebSCédric Le Goater #define H_INT_RESET             0x3D0
580b5fca656SShivaprasad G Bhat #define H_SCM_READ_METADATA     0x3E4
581b5fca656SShivaprasad G Bhat #define H_SCM_WRITE_METADATA    0x3E8
582b5fca656SShivaprasad G Bhat #define H_SCM_BIND_MEM          0x3EC
583b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_MEM        0x3F0
584b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_ALL        0x3FC
58553d7d7e2SVaibhav Jain #define H_SCM_HEALTH            0x400
58682123b75SBharata B Rao #define H_RPT_INVALIDATE        0x448
587b5513584SShivaprasad G Bhat #define H_SCM_FLUSH             0x44C
58881b205ceSAlexey Kardashevskiy #define H_WATCHDOG              0x45C
58923bcd5ebSCédric Le Goater 
59081b205ceSAlexey Kardashevskiy #define MAX_HCALL_OPCODE        H_WATCHDOG
5919fdf0c29SDavid Gibson 
59239ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp
59339ac8455SDavid Gibson  * as well.
59439ac8455SDavid Gibson  *
59539ac8455SDavid Gibson  * We also need some hcalls which are specific to qemu / KVM-on-POWER.
596498cd995SGreg Kurz  * We put those into the 0xf000-0xfffc range which is reserved by PAPR
597498cd995SGreg Kurz  * for "platform-specific" hcalls.
59839ac8455SDavid Gibson  */
59939ac8455SDavid Gibson #define KVMPPC_HCALL_BASE       0xf000
60039ac8455SDavid Gibson #define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
601c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
6022a6593cbSAlexey Kardashevskiy /* Client Architecture support */
6032a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS            (KVMPPC_HCALL_BASE + 0x2)
604fea35ca4SAlexey Kardashevskiy #define KVMPPC_H_UPDATE_DT      (KVMPPC_HCALL_BASE + 0x3)
605fc8c745dSAlexey Kardashevskiy /* 0x4 was used for KVMPPC_H_UPDATE_PHANDLE in SLOF */
606fc8c745dSAlexey Kardashevskiy #define KVMPPC_H_VOF_CLIENT     (KVMPPC_HCALL_BASE + 0x5)
607120f738aSNicholas Piggin 
608120f738aSNicholas Piggin /* Platform-specific hcalls used for nested HV KVM */
609120f738aSNicholas Piggin #define KVMPPC_H_SET_PARTITION_TABLE   (KVMPPC_HCALL_BASE + 0x800)
610120f738aSNicholas Piggin #define KVMPPC_H_ENTER_NESTED          (KVMPPC_HCALL_BASE + 0x804)
611120f738aSNicholas Piggin #define KVMPPC_H_TLB_INVALIDATE        (KVMPPC_HCALL_BASE + 0x808)
612120f738aSNicholas Piggin #define KVMPPC_H_COPY_TOFROM_GUEST     (KVMPPC_HCALL_BASE + 0x80C)
613120f738aSNicholas Piggin 
614120f738aSNicholas Piggin #define KVMPPC_HCALL_MAX        KVMPPC_H_COPY_TOFROM_GUEST
61539ac8455SDavid Gibson 
6160fb6bd07SMichael Roth /*
6170fb6bd07SMichael Roth  * The hcall range 0xEF00 to 0xEF80 is reserved for use in facilitating
6180fb6bd07SMichael Roth  * Secure VM mode via an Ultravisor / Protected Execution Facility
6190fb6bd07SMichael Roth  */
6200fb6bd07SMichael Roth #define SVM_HCALL_BASE              0xEF00
6210fb6bd07SMichael Roth #define SVM_H_TPM_COMM              0xEF10
6220fb6bd07SMichael Roth #define SVM_HCALL_MAX               SVM_H_TPM_COMM
6230fb6bd07SMichael Roth 
624120f738aSNicholas Piggin /*
625120f738aSNicholas Piggin  * Register state for entering a nested guest with H_ENTER_NESTED.
626120f738aSNicholas Piggin  * New member must be added at the end.
627120f738aSNicholas Piggin  */
628120f738aSNicholas Piggin struct kvmppc_hv_guest_state {
629120f738aSNicholas Piggin     uint64_t version;      /* version of this structure layout, must be first */
630120f738aSNicholas Piggin     uint32_t lpid;
631120f738aSNicholas Piggin     uint32_t vcpu_token;
632120f738aSNicholas Piggin     /* These registers are hypervisor privileged (at least for writing) */
633120f738aSNicholas Piggin     uint64_t lpcr;
634120f738aSNicholas Piggin     uint64_t pcr;
635120f738aSNicholas Piggin     uint64_t amor;
636120f738aSNicholas Piggin     uint64_t dpdes;
637120f738aSNicholas Piggin     uint64_t hfscr;
638120f738aSNicholas Piggin     int64_t tb_offset;
639120f738aSNicholas Piggin     uint64_t dawr0;
640120f738aSNicholas Piggin     uint64_t dawrx0;
641120f738aSNicholas Piggin     uint64_t ciabr;
642120f738aSNicholas Piggin     uint64_t hdec_expiry;
643120f738aSNicholas Piggin     uint64_t purr;
644120f738aSNicholas Piggin     uint64_t spurr;
645120f738aSNicholas Piggin     uint64_t ic;
646120f738aSNicholas Piggin     uint64_t vtb;
647120f738aSNicholas Piggin     uint64_t hdar;
648120f738aSNicholas Piggin     uint64_t hdsisr;
649120f738aSNicholas Piggin     uint64_t heir;
650120f738aSNicholas Piggin     uint64_t asdr;
651120f738aSNicholas Piggin     /* These are OS privileged but need to be set late in guest entry */
652120f738aSNicholas Piggin     uint64_t srr0;
653120f738aSNicholas Piggin     uint64_t srr1;
654120f738aSNicholas Piggin     uint64_t sprg[4];
655120f738aSNicholas Piggin     uint64_t pidr;
656120f738aSNicholas Piggin     uint64_t cfar;
657120f738aSNicholas Piggin     uint64_t ppr;
658120f738aSNicholas Piggin     /* Version 1 ends here */
659120f738aSNicholas Piggin     uint64_t dawr1;
660120f738aSNicholas Piggin     uint64_t dawrx1;
661120f738aSNicholas Piggin     /* Version 2 ends here */
662120f738aSNicholas Piggin };
663120f738aSNicholas Piggin 
664120f738aSNicholas Piggin /* Latest version of hv_guest_state structure */
665120f738aSNicholas Piggin #define HV_GUEST_STATE_VERSION  2
666120f738aSNicholas Piggin 
667120f738aSNicholas Piggin /* Linux 64-bit powerpc pt_regs struct, used by nested HV */
668120f738aSNicholas Piggin struct kvmppc_pt_regs {
669120f738aSNicholas Piggin     uint64_t gpr[32];
670120f738aSNicholas Piggin     uint64_t nip;
671120f738aSNicholas Piggin     uint64_t msr;
672120f738aSNicholas Piggin     uint64_t orig_gpr3;    /* Used for restarting system calls */
673120f738aSNicholas Piggin     uint64_t ctr;
674120f738aSNicholas Piggin     uint64_t link;
675120f738aSNicholas Piggin     uint64_t xer;
676120f738aSNicholas Piggin     uint64_t ccr;
677120f738aSNicholas Piggin     uint64_t softe;        /* Soft enabled/disabled */
678120f738aSNicholas Piggin     uint64_t trap;         /* Reason for being here */
679120f738aSNicholas Piggin     uint64_t dar;          /* Fault registers */
680120f738aSNicholas Piggin     uint64_t dsisr;        /* on 4xx/Book-E used for ESR */
681120f738aSNicholas Piggin     uint64_t result;       /* Result of a system call */
682120f738aSNicholas Piggin };
6830fb6bd07SMichael Roth 
684ce2918cbSDavid Gibson typedef struct SpaprDeviceTreeUpdateHeader {
6852a6593cbSAlexey Kardashevskiy     uint32_t version_id;
686ce2918cbSDavid Gibson } SpaprDeviceTreeUpdateHeader;
6872a6593cbSAlexey Kardashevskiy 
6889fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \
689aaf87c66SThomas Huth     do { \
690aaf87c66SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
691aaf87c66SThomas Huth     } while (0)
6929fdf0c29SDavid Gibson 
693ce2918cbSDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, SpaprMachineState *sm,
6949fdf0c29SDavid Gibson                                        target_ulong opcode,
6959fdf0c29SDavid Gibson                                        target_ulong *args);
6969fdf0c29SDavid Gibson 
6979fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
698aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
6999fdf0c29SDavid Gibson                              target_ulong *args);
700120f738aSNicholas Piggin 
701120f738aSNicholas Piggin void spapr_exit_nested(PowerPCCPU *cpu, int excp);
702120f738aSNicholas Piggin 
703962104f0SLucas Mateus Castro (alqotel) target_ulong softmmu_resize_hpt_prepare(PowerPCCPU *cpu, SpaprMachineState *spapr,
704962104f0SLucas Mateus Castro (alqotel)                                          target_ulong shift);
705962104f0SLucas Mateus Castro (alqotel) target_ulong softmmu_resize_hpt_commit(PowerPCCPU *cpu, SpaprMachineState *spapr,
706962104f0SLucas Mateus Castro (alqotel)                                         target_ulong flags, target_ulong shift);
707962104f0SLucas Mateus Castro (alqotel) bool is_ram_address(SpaprMachineState *spapr, hwaddr addr);
708962104f0SLucas Mateus Castro (alqotel) void push_sregs_to_kvm_pr(SpaprMachineState *spapr);
7099fdf0c29SDavid Gibson 
71003ef074cSNicholas Piggin /* Virtual Processor Area structure constants */
71103ef074cSNicholas Piggin #define VPA_MIN_SIZE           640
71203ef074cSNicholas Piggin #define VPA_SIZE_OFFSET        0x4
71303ef074cSNicholas Piggin #define VPA_SHARED_PROC_OFFSET 0x9
71403ef074cSNicholas Piggin #define VPA_SHARED_PROC_VAL    0x2
71503ef074cSNicholas Piggin #define VPA_DISPATCH_COUNTER   0x100
71603ef074cSNicholas Piggin 
717ee954280SGavin Shan /* ibm,set-eeh-option */
718ee954280SGavin Shan #define RTAS_EEH_DISABLE                 0
719ee954280SGavin Shan #define RTAS_EEH_ENABLE                  1
720ee954280SGavin Shan #define RTAS_EEH_THAW_IO                 2
721ee954280SGavin Shan #define RTAS_EEH_THAW_DMA                3
722ee954280SGavin Shan 
723ee954280SGavin Shan /* ibm,get-config-addr-info2 */
724ee954280SGavin Shan #define RTAS_GET_PE_ADDR                 0
725ee954280SGavin Shan #define RTAS_GET_PE_MODE                 1
726ee954280SGavin Shan #define RTAS_PE_MODE_NONE                0
727ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED          1
728ee954280SGavin Shan #define RTAS_PE_MODE_SHARED              2
729ee954280SGavin Shan 
730ee954280SGavin Shan /* ibm,read-slot-reset-state2 */
731ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL         0
732ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET          1
733ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
734ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA    4
735ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL        5
736ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT             0
737ee954280SGavin Shan #define RTAS_EEH_SUPPORT                 1
738ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO         1000
739ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO         0
740ee954280SGavin Shan 
741ee954280SGavin Shan /* ibm,set-slot-reset */
742ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE       0
743ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT              1
744ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL      3
745ee954280SGavin Shan 
746ee954280SGavin Shan /* ibm,slot-error-detail */
747ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG           1
748ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG           2
749ee954280SGavin Shan 
750a64d325dSAlexey Kardashevskiy /* RTAS return codes */
751a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS                        0
752a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND                1
753a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR                       -1
754a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY                           -2
755a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR                    -3
7563ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED                  -3
7579d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR              -3
7583ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED                 -9002
759c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR            -9999
760a64d325dSAlexey Kardashevskiy 
761ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */
762ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K       0x01
763ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K      0x02
764ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M      0x04
765ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M      0x08
766ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M      0x10
767ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M     0x20
768ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M     0x40
769ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G      0x80
7704c7daca3SAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_2M       0x100
771ae4de14cSAlexey Kardashevskiy 
7723a3b8502SAlexey Kardashevskiy /* RTAS tokens */
7733a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE      0x2000
7743a3b8502SAlexey Kardashevskiy 
7753a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER                  (RTAS_TOKEN_BASE + 0x00)
7763a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x01)
7773a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x02)
7783a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF                          (RTAS_TOKEN_BASE + 0x03)
7793a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT                      (RTAS_TOKEN_BASE + 0x04)
7803a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE            (RTAS_TOKEN_BASE + 0x05)
7813a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU                          (RTAS_TOKEN_BASE + 0x06)
7823a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF                          (RTAS_TOKEN_BASE + 0x07)
7833a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x08)
7843a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x09)
7853a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE                       (RTAS_TOKEN_BASE + 0x0A)
7863a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE                       (RTAS_TOKEN_BASE + 0x0B)
7873a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF                        (RTAS_TOKEN_BASE + 0x0C)
7883a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON                         (RTAS_TOKEN_BASE + 0x0D)
7893a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION                    (RTAS_TOKEN_BASE + 0x0E)
7903a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN                         (RTAS_TOKEN_BASE + 0x0F)
7913a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS                 (RTAS_TOKEN_BASE + 0x10)
7923a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE                            (RTAS_TOKEN_BASE + 0x11)
7933a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH                        (RTAS_TOKEN_BASE + 0x12)
7943a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE                        (RTAS_TOKEN_BASE + 0x13)
7953a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG                    (RTAS_TOKEN_BASE + 0x14)
7963a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG                   (RTAS_TOKEN_BASE + 0x15)
7973a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG                (RTAS_TOKEN_BASE + 0x16)
7983a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG               (RTAS_TOKEN_BASE + 0x17)
7993a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER  (RTAS_TOKEN_BASE + 0x18)
8003a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI                     (RTAS_TOKEN_BASE + 0x19)
8013a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR                      (RTAS_TOKEN_BASE + 0x1A)
8023a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1B)
8033a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1C)
8043a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE                   (RTAS_TOKEN_BASE + 0x1D)
8053a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR            (RTAS_TOKEN_BASE + 0x1E)
8063a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM                        (RTAS_TOKEN_BASE + 0x1F)
807ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION                 (RTAS_TOKEN_BASE + 0x20)
808ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2          (RTAS_TOKEN_BASE + 0x21)
809ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2         (RTAS_TOKEN_BASE + 0x22)
810ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET                 (RTAS_TOKEN_BASE + 0x23)
811ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE                   (RTAS_TOKEN_BASE + 0x24)
812ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL              (RTAS_TOKEN_BASE + 0x25)
813ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x26)
814ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x27)
815ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x28)
816ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x29)
81793eac7b8SNicholas Piggin #define RTAS_IBM_SUSPEND_ME                     (RTAS_TOKEN_BASE + 0x2A)
818f03496bcSAravinda Prasad #define RTAS_IBM_NMI_REGISTER                   (RTAS_TOKEN_BASE + 0x2B)
819f03496bcSAravinda Prasad #define RTAS_IBM_NMI_INTERLOCK                  (RTAS_TOKEN_BASE + 0x2C)
8203a3b8502SAlexey Kardashevskiy 
821f03496bcSAravinda Prasad #define RTAS_TOKEN_MAX                          (RTAS_TOKEN_BASE + 0x2D)
8223a3b8502SAlexey Kardashevskiy 
8233052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */
8243b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS      20
8253052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE        42
826b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID                        48
8273052d951SSam bobroff 
8288c8639dfSMike Day /* RTAS indicator/sensor types
8298c8639dfSMike Day  *
8308c8639dfSMike Day  * as defined by PAPR+ 2.7 7.3.5.4, Table 41
8318c8639dfSMike Day  *
8328c8639dfSMike Day  * NOTE: currently only DR-related sensors are implemented here
8338c8639dfSMike Day  */
8348c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE        9001
8358c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR                     9002
8368c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE       9003
8378c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
8388c8639dfSMike Day 
8393052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter
8403052d951SSam bobroff  * of the RTAS ibm,get-system-parameter call.
8413052d951SSam bobroff  */
8423052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED  0
8433052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
8443052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
8453052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC  3
8463052d951SSam bobroff 
8474fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr)
8484fe822e0SAlexey Kardashevskiy {
8494fe822e0SAlexey Kardashevskiy     return addr & ~0xF000000000000000ULL;
8504fe822e0SAlexey Kardashevskiy }
8514fe822e0SAlexey Kardashevskiy 
85239ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n)
85339ac8455SDavid Gibson {
8546b5cf264SBernhard Beschow     return ldl_be_phys(&address_space_memory,
8556b5cf264SBernhard Beschow                        ppc64_phys_to_real(phys + 4 * n));
85639ac8455SDavid Gibson }
85739ac8455SDavid Gibson 
858a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n)
859a14aa92bSGavin Shan {
860a14aa92bSGavin Shan     return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
861a14aa92bSGavin Shan }
862a14aa92bSGavin Shan 
86339ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val)
86439ac8455SDavid Gibson {
865ab1da857SEdgar E. Iglesias     stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4 * n), val);
86639ac8455SDavid Gibson }
86739ac8455SDavid Gibson 
868ce2918cbSDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, SpaprMachineState *sm,
869210b580bSAnthony Liguori                               uint32_t token,
87039ac8455SDavid Gibson                               uint32_t nargs, target_ulong args,
87139ac8455SDavid Gibson                               uint32_t nret, target_ulong rets);
8723a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
873ce2918cbSDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, SpaprMachineState *sm,
87439ac8455SDavid Gibson                              uint32_t token, uint32_t nargs, target_ulong args,
87539ac8455SDavid Gibson                              uint32_t nret, target_ulong rets);
8763f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas);
877ce2918cbSDavid Gibson void spapr_load_rtas(SpaprMachineState *spapr, void *fdt, hwaddr addr);
87839ac8455SDavid Gibson 
879ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT   12
880ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
881ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
882ad0ebb91SDavid Gibson 
883ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN    0x00000000
8844290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg)    (0x00000000 | (reg))
885c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \
886c8545818SAlexey Kardashevskiy     (0x80000000 | ((phb_index) << 8) | (window_num))
887d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn)   (!!((liobn) & 0x80000000))
888c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
889ad0ebb91SDavid Gibson 
8907381c5d1SAlexey Kardashevskiy #define RTAS_MIN_SIZE           20 /* hv_rtas_size in SLOF */
89174d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX      2048
89274d042e5SDavid Gibson 
89381fe70e4SAravinda Prasad /* Offset from rtas-base where error log is placed */
89481fe70e4SAravinda Prasad #define RTAS_ERROR_LOG_OFFSET       0x30
89581fe70e4SAravinda Prasad 
89679853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE    1
89779853e18STyrel Datwyler 
898bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related
899bb2d8ab6SGreg Kurz  * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie,
900bb2d8ab6SGreg Kurz  * VIO devices, RTAS event sources and PHBs).
901bb2d8ab6SGreg Kurz  */
9025c7adcf4SGreg Kurz static inline void spapr_dt_irq(uint32_t *intspec, int irq, bool is_lsi)
903bb2d8ab6SGreg Kurz {
904bb2d8ab6SGreg Kurz     intspec[0] = cpu_to_be32(irq);
905bb2d8ab6SGreg Kurz     intspec[1] = is_lsi ? cpu_to_be32(1) : 0;
906bb2d8ab6SGreg Kurz }
907bb2d8ab6SGreg Kurz 
90874d042e5SDavid Gibson 
909a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
9108063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprTceTable, SPAPR_TCE_TABLE)
911a83000f5SAnthony Liguori 
9121221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region"
9138110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(IOMMUMemoryRegion, SPAPR_IOMMU_MEMORY_REGION,
9148110fa1dSEduardo Habkost                          TYPE_SPAPR_IOMMU_MEMORY_REGION)
9151221a474SAlexey Kardashevskiy 
916ce2918cbSDavid Gibson struct SpaprTceTable {
917a83000f5SAnthony Liguori     DeviceState parent;
918a83000f5SAnthony Liguori     uint32_t liobn;
919a83000f5SAnthony Liguori     uint32_t nb_table;
9201b8eceeeSAlexey Kardashevskiy     uint64_t bus_offset;
921650f33adSAlexey Kardashevskiy     uint32_t page_shift;
922a83000f5SAnthony Liguori     uint64_t *table;
923a26fdf39SAlexey Kardashevskiy     uint32_t mig_nb_table;
924a26fdf39SAlexey Kardashevskiy     uint64_t *mig_table;
925a83000f5SAnthony Liguori     bool bypass;
9266a81dd17SDavid Gibson     bool need_vfio;
9275f366667SAlexey Kardashevskiy     bool skipping_replay;
92831cc81f7SAlexey Kardashevskiy     bool def_win;
929a83000f5SAnthony Liguori     int fd;
9303df9d748SAlexey Kardashevskiy     MemoryRegion root;
9313df9d748SAlexey Kardashevskiy     IOMMUMemoryRegion iommu;
932ce2918cbSDavid Gibson     struct SpaprVioDevice *vdev; /* for @bypass migration compatibility only */
933ce2918cbSDavid Gibson     QLIST_ENTRY(SpaprTceTable) list;
934a83000f5SAnthony Liguori };
935a83000f5SAnthony Liguori 
936ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn);
93731fe14d1SNathan Fontenot 
938ce2918cbSDavid Gibson struct SpaprEventLogEntry {
939fd38804bSDaniel Henrique Barboza     uint32_t summary;
940fd38804bSDaniel Henrique Barboza     uint32_t extended_length;
941fd38804bSDaniel Henrique Barboza     void *extended_log;
942ce2918cbSDavid Gibson     QTAILQ_ENTRY(SpaprEventLogEntry) next;
94331fe14d1SNathan Fontenot };
94431fe14d1SNathan Fontenot 
9450c21e073SDavid Gibson void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space);
946ce2918cbSDavid Gibson void spapr_events_init(SpaprMachineState *sm);
947ce2918cbSDavid Gibson void spapr_dt_events(SpaprMachineState *sm, void *fdt);
948ce2918cbSDavid Gibson void close_htab_fd(SpaprMachineState *spapr);
9498897ea5aSDavid Gibson void spapr_setup_hpt(SpaprMachineState *spapr);
950ce2918cbSDavid Gibson void spapr_free_hpt(SpaprMachineState *spapr);
951068479e1SFabiano Rosas void spapr_check_mmu_mode(bool guest_radix);
952ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn);
953ce2918cbSDavid Gibson void spapr_tce_table_enable(SpaprTceTable *tcet,
954df7625d4SAlexey Kardashevskiy                             uint32_t page_shift, uint64_t bus_offset,
955df7625d4SAlexey Kardashevskiy                             uint32_t nb_table);
956ce2918cbSDavid Gibson void spapr_tce_table_disable(SpaprTceTable *tcet);
957ce2918cbSDavid Gibson void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio);
958c10325d6SDavid Gibson 
959ce2918cbSDavid Gibson MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet);
960ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname,
9615c4cbcf2SAlexey Kardashevskiy                  uint32_t liobn, uint64_t window, uint32_t size);
9625c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
963ce2918cbSDavid Gibson                       SpaprTceTable *tcet);
964c4c81d7dSGreg Kurz void spapr_pci_switch_vga(SpaprMachineState *spapr, bool big_endian);
965ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_index(SpaprDrc *drc);
966ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_index(SpaprDrc *drc);
967ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count(SpaprDrcType drc_type,
9687a36ae7aSBharata B Rao                                        uint32_t count);
969ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count(SpaprDrcType drc_type,
9707a36ae7aSBharata B Rao                                           uint32_t count);
971ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count_indexed(SpaprDrcType drc_type,
972afdbd403SBharata B Rao                                             uint32_t count, uint32_t index);
973ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count_indexed(SpaprDrcType drc_type,
974afdbd403SBharata B Rao                                                uint32_t count, uint32_t index);
9750b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize);
976a4e3a7c0SGreg Kurz int spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, Error **errp);
977ce2918cbSDavid Gibson void spapr_clear_pending_events(SpaprMachineState *spapr);
978ad334d89SGreg Kurz void spapr_clear_pending_hotplug_events(SpaprMachineState *spapr);
979eb7f80fdSDaniel Henrique Barboza void spapr_memory_unplug_rollback(SpaprMachineState *spapr, DeviceState *dev);
980ce2918cbSDavid Gibson int spapr_max_server_number(SpaprMachineState *spapr);
981a2dd4e83SBenjamin Herrenschmidt void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex,
982a2dd4e83SBenjamin Herrenschmidt                       uint64_t pte0, uint64_t pte1);
98381fe70e4SAravinda Prasad void spapr_mce_req_event(PowerPCCPU *cpu, bool recovered);
98428df36a1SDavid Gibson 
98562d38c9bSGreg Kurz /* DRC callbacks. */
98631834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev);
987ce2918cbSDavid Gibson int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
988345b12b9SGreg Kurz                            void *fdt, int *fdt_start_offset, Error **errp);
98931834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev);
990ce2918cbSDavid Gibson int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
99162d38c9bSGreg Kurz                           void *fdt, int *fdt_start_offset, Error **errp);
992bb2bdd81SGreg Kurz void spapr_phb_release(DeviceState *dev);
993ce2918cbSDavid Gibson int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
994bb2bdd81SGreg Kurz                           void *fdt, int *fdt_start_offset, Error **errp);
99531834723SDaniel Henrique Barboza 
996ce2918cbSDavid Gibson void spapr_rtc_read(SpaprRtcState *rtc, struct tm *tm, uint32_t *ns);
997ce2918cbSDavid Gibson int spapr_rtc_import_offset(SpaprRtcState *rtc, int64_t legacy_offset);
99828df36a1SDavid Gibson 
999147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng"
1000ad0ebb91SDavid Gibson 
1001e075623aSDavid Gibson #define SPAPR_MEMORY_BLOCK_SIZE ((hwaddr)1 << 28) /* 256MB */
1002db4ef288SBharata B Rao 
10034a1c9cf0SBharata B Rao /*
10044a1c9cf0SBharata B Rao  * This defines the maximum number of DIMM slots we can have for sPAPR
10054a1c9cf0SBharata B Rao  * guest. This is not defined by sPAPR but we are defining it to 32 slots
10064a1c9cf0SBharata B Rao  * based on default number of slots provided by PowerPC kernel.
10074a1c9cf0SBharata B Rao  */
10084a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS     32
10094a1c9cf0SBharata B Rao 
1010ab3dd749SPhilippe Mathieu-Daudé /* 1GB alignment for hotplug memory region */
1011ab3dd749SPhilippe Mathieu-Daudé #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB)
10124a1c9cf0SBharata B Rao 
101303d196b7SBharata B Rao /*
101403d196b7SBharata B Rao  * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory
101503d196b7SBharata B Rao  * property under ibm,dynamic-reconfiguration-memory node.
101603d196b7SBharata B Rao  */
101703d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6
101803d196b7SBharata B Rao 
101903d196b7SBharata B Rao /*
1020d0e5a8f2SBharata B Rao  * Defines for flag value in ibm,dynamic-memory property under
1021d0e5a8f2SBharata B Rao  * ibm,dynamic-reconfiguration-memory node.
102203d196b7SBharata B Rao  */
102303d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008
1024d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020
1025d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080
10260911a60cSLeonardo Bras #define SPAPR_LMB_FLAGS_HOTREMOVABLE 0x00000100
102703d196b7SBharata B Rao 
10281c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg);
10291c7ad77eSNicholas Piggin 
10300b0b8310SDavid Gibson #define HTAB_SIZE(spapr)        (1ULL << ((spapr)->htab_shift))
10310b0b8310SDavid Gibson 
103214bb4486SGreg Kurz int spapr_get_vcpu_id(PowerPCCPU *cpu);
1033cfdc5274SGreg Kurz bool spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp);
10342e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id);
10352e886fb3SSam Bobroff 
10364e5fe368SSuraj Jitindar Singh int spapr_caps_pre_load(void *opaque);
10374e5fe368SSuraj Jitindar Singh int spapr_caps_pre_save(void *opaque);
10384e5fe368SSuraj Jitindar Singh 
103933face6bSDavid Gibson /*
104033face6bSDavid Gibson  * Handling of optional capabilities
104133face6bSDavid Gibson  */
10424e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_htm;
10434e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_vsx;
10444e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_dfp;
10458f38eaf8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_cfpc;
104609114fd8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_sbbc;
10474be8d4e7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ibs;
104864d4a534SDavid Gibson extern const VMStateDescription vmstate_spapr_cap_hpt_maxpagesize;
1049b9a477b7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv;
1050c982f5cfSSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_large_decr;
10518ff43ee4SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ccf_assist;
10529d953ce4SAravinda Prasad extern const VMStateDescription vmstate_spapr_cap_fwnmi;
105382123b75SBharata B Rao extern const VMStateDescription vmstate_spapr_cap_rpt_invalidate;
105481b205ceSAlexey Kardashevskiy extern const VMStateDescription vmstate_spapr_wdt;
1055be85537dSDavid Gibson 
1056ce2918cbSDavid Gibson static inline uint8_t spapr_get_cap(SpaprMachineState *spapr, int cap)
105733face6bSDavid Gibson {
10584e5fe368SSuraj Jitindar Singh     return spapr->eff.caps[cap];
105933face6bSDavid Gibson }
106033face6bSDavid Gibson 
1061ce2918cbSDavid Gibson void spapr_caps_init(SpaprMachineState *spapr);
1062ce2918cbSDavid Gibson void spapr_caps_apply(SpaprMachineState *spapr);
1063ce2918cbSDavid Gibson void spapr_caps_cpu_apply(SpaprMachineState *spapr, PowerPCCPU *cpu);
106440c2281cSMarkus Armbruster void spapr_caps_add_properties(SpaprMachineClass *smc);
1065ce2918cbSDavid Gibson int spapr_caps_post_migration(SpaprMachineState *spapr);
106633face6bSDavid Gibson 
106735dce34fSGreg Kurz bool spapr_check_pagesize(SpaprMachineState *spapr, hwaddr pagesize,
1068123eec65SDavid Gibson                           Error **errp);
1069db592b5bSCédric Le Goater /*
1070db592b5bSCédric Le Goater  * XIVE definitions
1071db592b5bSCédric Le Goater  */
1072db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_LEGACY   0x0
1073db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_EXPLOIT  0x40
1074db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_BOTH     0x80 /* Only to advertise on the platform */
1075123eec65SDavid Gibson 
107600fd075eSBenjamin Herrenschmidt void spapr_set_all_lpcrs(target_ulong value, target_ulong mask);
107781fe70e4SAravinda Prasad hwaddr spapr_get_rtas_addr(void);
107873598c75SGreg Kurz bool spapr_memory_hot_unplug_supported(SpaprMachineState *spapr);
1079fc8c745dSAlexey Kardashevskiy 
108021bde1ecSAlexey Kardashevskiy void spapr_vof_reset(SpaprMachineState *spapr, void *fdt, Error **errp);
1081fc8c745dSAlexey Kardashevskiy void spapr_vof_quiesce(MachineState *ms);
1082fc8c745dSAlexey Kardashevskiy bool spapr_vof_setprop(MachineState *ms, const char *path, const char *propname,
1083fc8c745dSAlexey Kardashevskiy                        void *val, int vallen);
1084fc8c745dSAlexey Kardashevskiy target_ulong spapr_h_vof_client(PowerPCCPU *cpu, SpaprMachineState *spapr,
1085fc8c745dSAlexey Kardashevskiy                                 target_ulong opcode, target_ulong *args);
1086fc8c745dSAlexey Kardashevskiy target_ulong spapr_vof_client_architecture_support(MachineState *ms,
1087fc8c745dSAlexey Kardashevskiy                                                    CPUState *cs,
1088fc8c745dSAlexey Kardashevskiy                                                    target_ulong ovec_addr);
1089fc8c745dSAlexey Kardashevskiy void spapr_vof_client_dt_finalize(SpaprMachineState *spapr, void *fdt);
1090fc8c745dSAlexey Kardashevskiy 
109181b205ceSAlexey Kardashevskiy /* H_WATCHDOG */
109281b205ceSAlexey Kardashevskiy void spapr_watchdog_init(SpaprMachineState *spapr);
109381b205ceSAlexey Kardashevskiy 
10942a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */
1095