xref: /qemu/include/hw/ppc/spapr.h (revision c24ba3d0a34f68ad2c6bf1a15bc43770005f6cc0)
12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H
22a6a4076SMarkus Armbruster #define HW_SPAPR_H
39fdf0c29SDavid Gibson 
4ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h"
59c17d615SPaolo Bonzini #include "sysemu/dma.h"
628e02042SDavid Gibson #include "hw/boards.h"
731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h"
84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h"
9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
1082cffa2eSCédric Le Goater #include "hw/ppc/spapr_irq.h"
11277f9acfSPaolo Bonzini 
124040ab72SDavid Gibson struct VIOsPAPRBus;
133384f95cSDavid Gibson struct sPAPRPHBState;
14639e8102SDavid Gibson struct sPAPRNVRAM;
1531fe14d1SNathan Fontenot typedef struct sPAPREventLogEntry sPAPREventLogEntry;
16ffbb1705SMichael Roth typedef struct sPAPREventSource sPAPREventSource;
170b0b8310SDavid Gibson typedef struct sPAPRPendingHPT sPAPRPendingHPT;
18ef01ed9dSCédric Le Goater typedef struct ICSState ICSState;
19dcc345b6SCédric Le Goater typedef struct sPAPRXive sPAPRXive;
204040ab72SDavid Gibson 
214be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY     0x0000000000000040ULL
221b718907SDavid Gibson #define SPAPR_ENTRY_POINT       0x100
234be21d56SDavid Gibson 
24afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ     512000000ULL
25afd10a0fSBharata B Rao 
26147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc"
27147ff807SCédric Le Goater 
28147ff807SCédric Le Goater #define SPAPR_RTC(obj)                                  \
29147ff807SCédric Le Goater     OBJECT_CHECK(sPAPRRTCState, (obj), TYPE_SPAPR_RTC)
30147ff807SCédric Le Goater 
31147ff807SCédric Le Goater typedef struct sPAPRRTCState sPAPRRTCState;
32147ff807SCédric Le Goater struct sPAPRRTCState {
33147ff807SCédric Le Goater     /*< private >*/
34147ff807SCédric Le Goater     DeviceState parent_obj;
35147ff807SCédric Le Goater     int64_t ns_offset;
36147ff807SCédric Le Goater };
37147ff807SCédric Le Goater 
380cffce56SDavid Gibson typedef struct sPAPRDIMMState sPAPRDIMMState;
39183930c0SDavid Gibson typedef struct sPAPRMachineClass sPAPRMachineClass;
4028e02042SDavid Gibson 
4128e02042SDavid Gibson #define TYPE_SPAPR_MACHINE      "spapr-machine"
4228e02042SDavid Gibson #define SPAPR_MACHINE(obj) \
4328e02042SDavid Gibson     OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE)
44183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \
45183930c0SDavid Gibson     OBJECT_GET_CLASS(sPAPRMachineClass, obj, TYPE_SPAPR_MACHINE)
46183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \
47183930c0SDavid Gibson     OBJECT_CLASS_CHECK(sPAPRMachineClass, klass, TYPE_SPAPR_MACHINE)
48183930c0SDavid Gibson 
4930f4b05bSDavid Gibson typedef enum {
5030f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DEFAULT = 0,
5130f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DISABLED,
5230f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_ENABLED,
5330f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_REQUIRED,
5430f4b05bSDavid Gibson } sPAPRResizeHPT;
5530f4b05bSDavid Gibson 
56183930c0SDavid Gibson /**
5733face6bSDavid Gibson  * Capabilities
5833face6bSDavid Gibson  */
5933face6bSDavid Gibson 
60ee76a09fSDavid Gibson /* Hardware Transactional Memory */
614e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_HTM                   0x00
6229386642SDavid Gibson /* Vector Scalar Extensions */
634e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_VSX                   0x01
642d1fb9bcSDavid Gibson /* Decimal Floating Point */
654e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_DFP                   0x02
668f38eaf8SSuraj Jitindar Singh /* Cache Flush on Privilege Change */
678f38eaf8SSuraj Jitindar Singh #define SPAPR_CAP_CFPC                  0x03
6809114fd8SSuraj Jitindar Singh /* Speculation Barrier Bounds Checking */
6909114fd8SSuraj Jitindar Singh #define SPAPR_CAP_SBBC                  0x04
704be8d4e7SSuraj Jitindar Singh /* Indirect Branch Serialisation */
714be8d4e7SSuraj Jitindar Singh #define SPAPR_CAP_IBS                   0x05
722309832aSDavid Gibson /* HPT Maximum Page Size (encoded as a shift) */
732309832aSDavid Gibson #define SPAPR_CAP_HPT_MAXPAGESIZE       0x06
74b9a477b7SSuraj Jitindar Singh /* Nested KVM-HV */
75b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NESTED_KVM_HV         0x07
764e5fe368SSuraj Jitindar Singh /* Num Caps */
77b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NUM                   (SPAPR_CAP_NESTED_KVM_HV + 1)
784e5fe368SSuraj Jitindar Singh 
794e5fe368SSuraj Jitindar Singh /*
804e5fe368SSuraj Jitindar Singh  * Capability Values
814e5fe368SSuraj Jitindar Singh  */
824e5fe368SSuraj Jitindar Singh /* Bool Caps */
834e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_OFF                   0x00
844e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_ON                    0x01
85c76c0d30SSuraj Jitindar Singh /* Custom Caps */
866898aed7SSuraj Jitindar Singh #define SPAPR_CAP_BROKEN                0x00
876898aed7SSuraj Jitindar Singh #define SPAPR_CAP_WORKAROUND            0x01
886898aed7SSuraj Jitindar Singh #define SPAPR_CAP_FIXED                 0x02
89c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_IBS             0x02
90c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_CCD             0x03
912d1fb9bcSDavid Gibson 
9233face6bSDavid Gibson typedef struct sPAPRCapabilities sPAPRCapabilities;
9333face6bSDavid Gibson struct sPAPRCapabilities {
944e5fe368SSuraj Jitindar Singh     uint8_t caps[SPAPR_CAP_NUM];
9533face6bSDavid Gibson };
9633face6bSDavid Gibson 
9733face6bSDavid Gibson /**
98183930c0SDavid Gibson  * sPAPRMachineClass:
99183930c0SDavid Gibson  */
100183930c0SDavid Gibson struct sPAPRMachineClass {
101183930c0SDavid Gibson     /*< private >*/
102183930c0SDavid Gibson     MachineClass parent_class;
103183930c0SDavid Gibson 
104183930c0SDavid Gibson     /*< public >*/
105224245bfSDavid Gibson     bool dr_lmb_enabled;       /* enable dynamic-reconfig/hotplug of LMBs */
10657040d45SThomas Huth     bool use_ohci_by_default;  /* use USB-OHCI instead of XHCI */
10746f7afa3SGreg Kurz     bool pre_2_10_has_unused_icps;
10882cffa2eSCédric Le Goater     bool legacy_irq_allocation;
10982cffa2eSCédric Le Goater 
1106737d9adSDavid Gibson     void (*phb_placement)(sPAPRMachineState *spapr, uint32_t index,
111daa23699SDavid Gibson                           uint64_t *buid, hwaddr *pio,
112daa23699SDavid Gibson                           hwaddr *mmio32, hwaddr *mmio64,
1136737d9adSDavid Gibson                           unsigned n_dma, uint32_t *liobns, Error **errp);
11430f4b05bSDavid Gibson     sPAPRResizeHPT resize_hpt_default;
11533face6bSDavid Gibson     sPAPRCapabilities default_caps;
116ef01ed9dSCédric Le Goater     sPAPRIrq *irq;
117183930c0SDavid Gibson };
11828e02042SDavid Gibson 
11928e02042SDavid Gibson /**
12028e02042SDavid Gibson  * sPAPRMachineState:
12128e02042SDavid Gibson  */
12228e02042SDavid Gibson struct sPAPRMachineState {
12328e02042SDavid Gibson     /*< private >*/
12428e02042SDavid Gibson     MachineState parent_obj;
12528e02042SDavid Gibson 
1264040ab72SDavid Gibson     struct VIOsPAPRBus *vio_bus;
1273384f95cSDavid Gibson     QLIST_HEAD(, sPAPRPHBState) phbs;
128639e8102SDavid Gibson     struct sPAPRNVRAM *nvram;
129681bfadeSCédric Le Goater     ICSState *ics;
130147ff807SCédric Le Goater     sPAPRRTCState rtc;
131a3467baaSDavid Gibson 
13230f4b05bSDavid Gibson     sPAPRResizeHPT resize_hpt;
133a3467baaSDavid Gibson     void *htab;
1344be21d56SDavid Gibson     uint32_t htab_shift;
1359861bb3eSSuraj Jitindar Singh     uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROCESS_TABLE */
1360b0b8310SDavid Gibson     sPAPRPendingHPT *pending_hpt; /* in-progress resize */
1370b0b8310SDavid Gibson 
138a8170e5eSAvi Kivity     hwaddr rma_size;
1397f763a5dSDavid Gibson     int vrma_adjust;
140b7d1f77aSBenjamin Herrenschmidt     ssize_t rtas_size;
141b7d1f77aSBenjamin Herrenschmidt     void *rtas_blob;
142a19f7fb0SDavid Gibson     long kernel_size;
143a19f7fb0SDavid Gibson     bool kernel_le;
144a19f7fb0SDavid Gibson     uint32_t initrd_base;
145a19f7fb0SDavid Gibson     long initrd_size;
146880ae7deSDavid Gibson     uint64_t rtc_offset; /* Now used only during incoming migration */
14798a8b524SAlexey Kardashevskiy     struct PPCTimebase tb;
1483fc5acdeSAlexander Graf     bool has_graphics;
149fa98fbfcSSam Bobroff     uint32_t vsmt;       /* Virtual SMT mode (KVM's "core stride") */
15074d042e5SDavid Gibson 
15174d042e5SDavid Gibson     Notifier epow_notifier;
15231fe14d1SNathan Fontenot     QTAILQ_HEAD(, sPAPREventLogEntry) pending_events;
153ffbb1705SMichael Roth     bool use_hotplug_event_source;
154ffbb1705SMichael Roth     sPAPREventSource *event_sources;
1554be21d56SDavid Gibson 
1567843c0d6SDavid Gibson     /* ibm,client-architecture-support option negotiation */
1577843c0d6SDavid Gibson     bool cas_reboot;
1587843c0d6SDavid Gibson     bool cas_legacy_guest_workaround;
1597843c0d6SDavid Gibson     sPAPROptionVector *ov5;         /* QEMU-supported option vectors */
1607843c0d6SDavid Gibson     sPAPROptionVector *ov5_cas;     /* negotiated (via CAS) option vectors */
1617843c0d6SDavid Gibson     uint32_t max_compat_pvr;
1627843c0d6SDavid Gibson 
1634be21d56SDavid Gibson     /* Migration state */
1644be21d56SDavid Gibson     int htab_save_index;
1654be21d56SDavid Gibson     bool htab_first_pass;
166e68cb8b4SAlexey Kardashevskiy     int htab_fd;
16746503c2bSMichael Roth 
1680cffce56SDavid Gibson     /* Pending DIMM unplug cache. It is populated when a LMB
1690cffce56SDavid Gibson      * unplug starts. It can be regenerated if a migration
1700cffce56SDavid Gibson      * occurs during the unplug process. */
1710cffce56SDavid Gibson     QTAILQ_HEAD(, sPAPRDIMMState) pending_dimm_unplugs;
1720cffce56SDavid Gibson 
17328e02042SDavid Gibson     /*< public >*/
17428e02042SDavid Gibson     char *kvm_type;
175852ad27eSCédric Le Goater 
1765bc8d26dSCédric Le Goater     const char *icp_type;
17782cffa2eSCédric Le Goater     int32_t irq_map_nr;
17882cffa2eSCédric Le Goater     unsigned long *irq_map;
179dcc345b6SCédric Le Goater     sPAPRXive  *xive;
1803ba3d0bcSCédric Le Goater     sPAPRIrq *irq;
18133face6bSDavid Gibson 
1824e5fe368SSuraj Jitindar Singh     bool cmd_line_caps[SPAPR_CAP_NUM];
1834e5fe368SSuraj Jitindar Singh     sPAPRCapabilities def, eff, mig;
18428e02042SDavid Gibson };
1859fdf0c29SDavid Gibson 
1869fdf0c29SDavid Gibson #define H_SUCCESS         0
1879fdf0c29SDavid Gibson #define H_BUSY            1        /* Hardware busy -- retry later */
1889fdf0c29SDavid Gibson #define H_CLOSED          2        /* Resource closed */
1899fdf0c29SDavid Gibson #define H_NOT_AVAILABLE   3
1909fdf0c29SDavid Gibson #define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
1919fdf0c29SDavid Gibson #define H_PARTIAL         5
1929fdf0c29SDavid Gibson #define H_IN_PROGRESS     14       /* Kind of like busy */
1939fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15
1949fdf0c29SDavid Gibson #define H_PARTIAL_STORE   16
1959fdf0c29SDavid Gibson #define H_PENDING         17       /* returned from H_POLL_PENDING */
1969fdf0c29SDavid Gibson #define H_CONTINUE        18       /* Returned from H_Join on success */
1979fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
1989fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
1999fdf0c29SDavid Gibson                                                  is a good time to retry */
2009fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
2019fdf0c29SDavid Gibson                                                  is a good time to retry */
2029fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
2039fdf0c29SDavid Gibson                                                  is a good time to retry */
2049fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
2059fdf0c29SDavid Gibson                                                  is a good time to retry */
2069fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
2079fdf0c29SDavid Gibson                                                  is a good time to retry */
2089fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
2099fdf0c29SDavid Gibson                                                  is a good time to retry */
2109fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
2119fdf0c29SDavid Gibson #define H_HARDWARE        -1       /* Hardware error */
2129fdf0c29SDavid Gibson #define H_FUNCTION        -2       /* Function not supported */
2139fdf0c29SDavid Gibson #define H_PRIVILEGE       -3       /* Caller not privileged */
2149fdf0c29SDavid Gibson #define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
2159fdf0c29SDavid Gibson #define H_BAD_MODE        -5       /* Illegal msr value */
2169fdf0c29SDavid Gibson #define H_PTEG_FULL       -6       /* PTEG is full */
2179fdf0c29SDavid Gibson #define H_NOT_FOUND       -7       /* PTE was not found" */
2189fdf0c29SDavid Gibson #define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
2199fdf0c29SDavid Gibson #define H_NO_MEM          -9
2209fdf0c29SDavid Gibson #define H_AUTHORITY       -10
2219fdf0c29SDavid Gibson #define H_PERMISSION      -11
2229fdf0c29SDavid Gibson #define H_DROPPED         -12
2239fdf0c29SDavid Gibson #define H_SOURCE_PARM     -13
2249fdf0c29SDavid Gibson #define H_DEST_PARM       -14
2259fdf0c29SDavid Gibson #define H_REMOTE_PARM     -15
2269fdf0c29SDavid Gibson #define H_RESOURCE        -16
2279fdf0c29SDavid Gibson #define H_ADAPTER_PARM    -17
2289fdf0c29SDavid Gibson #define H_RH_PARM         -18
2299fdf0c29SDavid Gibson #define H_RCQ_PARM        -19
2309fdf0c29SDavid Gibson #define H_SCQ_PARM        -20
2319fdf0c29SDavid Gibson #define H_EQ_PARM         -21
2329fdf0c29SDavid Gibson #define H_RT_PARM         -22
2339fdf0c29SDavid Gibson #define H_ST_PARM         -23
2349fdf0c29SDavid Gibson #define H_SIGT_PARM       -24
2359fdf0c29SDavid Gibson #define H_TOKEN_PARM      -25
2369fdf0c29SDavid Gibson #define H_MLENGTH_PARM    -27
2379fdf0c29SDavid Gibson #define H_MEM_PARM        -28
2389fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29
2399fdf0c29SDavid Gibson #define H_ATTR_PARM       -30
2409fdf0c29SDavid Gibson #define H_PORT_PARM       -31
2419fdf0c29SDavid Gibson #define H_MCG_PARM        -32
2429fdf0c29SDavid Gibson #define H_VL_PARM         -33
2439fdf0c29SDavid Gibson #define H_TSIZE_PARM      -34
2449fdf0c29SDavid Gibson #define H_TRACE_PARM      -35
2459fdf0c29SDavid Gibson 
2469fdf0c29SDavid Gibson #define H_MASK_PARM       -37
2479fdf0c29SDavid Gibson #define H_MCG_FULL        -38
2489fdf0c29SDavid Gibson #define H_ALIAS_EXIST     -39
2499fdf0c29SDavid Gibson #define H_P_COUNTER       -40
2509fdf0c29SDavid Gibson #define H_TABLE_FULL      -41
2519fdf0c29SDavid Gibson #define H_ALT_TABLE       -42
2529fdf0c29SDavid Gibson #define H_MR_CONDITION    -43
2539fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44
2549fdf0c29SDavid Gibson #define H_R_STATE         -45
2559fdf0c29SDavid Gibson #define H_RESCINDEND      -46
25642561bf2SAnton Blanchard #define H_P2              -55
25742561bf2SAnton Blanchard #define H_P3              -56
25842561bf2SAnton Blanchard #define H_P4              -57
25942561bf2SAnton Blanchard #define H_P5              -58
26042561bf2SAnton Blanchard #define H_P6              -59
26142561bf2SAnton Blanchard #define H_P7              -60
26242561bf2SAnton Blanchard #define H_P8              -61
26342561bf2SAnton Blanchard #define H_P9              -62
26442561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256
2659fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005
2669fdf0c29SDavid Gibson 
2679fdf0c29SDavid Gibson 
2689fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware
2699fdf0c29SDavid Gibson  * when a call cannot be completed now, but the identical call
2709fdf0c29SDavid Gibson  * should be retried later.  This prevents calls blocking in the
2719fdf0c29SDavid Gibson  * firmware for long periods of time.  Annoyingly the firmware can return
2729fdf0c29SDavid Gibson  * a range of return codes, hinting at how long we should wait before
2739fdf0c29SDavid Gibson  * retrying.  If you don't care for the hint, the macro below is a good
2749fdf0c29SDavid Gibson  * way to check for the long_busy return codes
2759fdf0c29SDavid Gibson  */
2769fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
2779fdf0c29SDavid Gibson                             && (x <= H_LONG_BUSY_END_RANGE))
2789fdf0c29SDavid Gibson 
2799fdf0c29SDavid Gibson /* Flags */
2809fdf0c29SDavid Gibson #define H_LARGE_PAGE      (1ULL<<(63-16))
2819fdf0c29SDavid Gibson #define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
2829fdf0c29SDavid Gibson #define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
2839fdf0c29SDavid Gibson #define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
2849fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
2859fdf0c29SDavid Gibson #define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
2869fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
2879fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
2889fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
2899fdf0c29SDavid Gibson #define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
2909fdf0c29SDavid Gibson #define H_ANDCOND         (1ULL<<(63-33))
2919fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
2929fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
2939fdf0c29SDavid Gibson #define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
2949fdf0c29SDavid Gibson #define H_COPY_PAGE       (1ULL<<(63-49))
2959fdf0c29SDavid Gibson #define H_N               (1ULL<<(63-61))
2969fdf0c29SDavid Gibson #define H_PP1             (1ULL<<(63-62))
2979fdf0c29SDavid Gibson #define H_PP2             (1ULL<<(63-63))
2989fdf0c29SDavid Gibson 
299a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */
300a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR           1
301a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR            2
302a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE     3
303a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE                  4
304a46622fdSAlexey Kardashevskiy 
305a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */
30642561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG    0
30742561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1
30842561bf2SAnton Blanchard 
3099fdf0c29SDavid Gibson /* VASI States */
3109fdf0c29SDavid Gibson #define H_VASI_INVALID    0
3119fdf0c29SDavid Gibson #define H_VASI_ENABLED    1
3129fdf0c29SDavid Gibson #define H_VASI_ABORTED    2
3139fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3
3149fdf0c29SDavid Gibson #define H_VASI_SUSPENDED  4
3159fdf0c29SDavid Gibson #define H_VASI_RESUMED    5
3169fdf0c29SDavid Gibson #define H_VASI_COMPLETED  6
3179fdf0c29SDavid Gibson 
3189fdf0c29SDavid Gibson /* DABRX flags */
3199fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
3209fdf0c29SDavid Gibson #define H_DABRX_KERNEL     (1ULL<<(63-62))
3219fdf0c29SDavid Gibson #define H_DABRX_USER       (1ULL<<(63-63))
3229fdf0c29SDavid Gibson 
3238acc2ae5SSuraj Jitindar Singh /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */
3248acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_SPEC_BAR_ORI31               PPC_BIT(0)
3258acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTRL_SERIALISED            PPC_BIT(1)
3268acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_ORI30              PPC_BIT(2)
3278acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_TRIG2              PPC_BIT(3)
3288acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_THREAD_PRIV              PPC_BIT(4)
3298acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_HON_BRANCH_HINTS             PPC_BIT(5)
3308acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_THR_RECONF_TRIG              PPC_BIT(6)
331c76c0d30SSuraj Jitindar Singh #define H_CPU_CHAR_CACHE_COUNT_DIS              PPC_BIT(7)
3328acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_FAVOUR_SECURITY             PPC_BIT(0)
3338acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_L1D_FLUSH_PR                PPC_BIT(1)
3348acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR           PPC_BIT(2)
3358acc2ae5SSuraj Jitindar Singh 
33666a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */
3379fdf0c29SDavid Gibson #define H_CB_ALIGNMENT     4096
3389fdf0c29SDavid Gibson 
3399fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */
3409fdf0c29SDavid Gibson #define H_REMOVE                0x04
3419fdf0c29SDavid Gibson #define H_ENTER                 0x08
3429fdf0c29SDavid Gibson #define H_READ                  0x0c
3439fdf0c29SDavid Gibson #define H_CLEAR_MOD             0x10
3449fdf0c29SDavid Gibson #define H_CLEAR_REF             0x14
3459fdf0c29SDavid Gibson #define H_PROTECT               0x18
3469fdf0c29SDavid Gibson #define H_GET_TCE               0x1c
3479fdf0c29SDavid Gibson #define H_PUT_TCE               0x20
3489fdf0c29SDavid Gibson #define H_SET_SPRG0             0x24
3499fdf0c29SDavid Gibson #define H_SET_DABR              0x28
3509fdf0c29SDavid Gibson #define H_PAGE_INIT             0x2c
3519fdf0c29SDavid Gibson #define H_SET_ASR               0x30
3529fdf0c29SDavid Gibson #define H_ASR_ON                0x34
3539fdf0c29SDavid Gibson #define H_ASR_OFF               0x38
3549fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD       0x3c
3559fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE      0x40
3569fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD    0x44
3579fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE   0x48
3589fdf0c29SDavid Gibson #define H_LOGICAL_ICBI          0x4c
3599fdf0c29SDavid Gibson #define H_LOGICAL_DCBF          0x50
3609fdf0c29SDavid Gibson #define H_GET_TERM_CHAR         0x54
3619fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR         0x58
3629fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL       0x5c
3639fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA       0x60
3649fdf0c29SDavid Gibson #define H_EOI                   0x64
3659fdf0c29SDavid Gibson #define H_CPPR                  0x68
3669fdf0c29SDavid Gibson #define H_IPI                   0x6c
3679fdf0c29SDavid Gibson #define H_IPOLL                 0x70
3689fdf0c29SDavid Gibson #define H_XIRR                  0x74
3699fdf0c29SDavid Gibson #define H_PERFMON               0x7c
3709fdf0c29SDavid Gibson #define H_MIGRATE_DMA           0x78
3719fdf0c29SDavid Gibson #define H_REGISTER_VPA          0xDC
3729fdf0c29SDavid Gibson #define H_CEDE                  0xE0
3739fdf0c29SDavid Gibson #define H_CONFER                0xE4
3749fdf0c29SDavid Gibson #define H_PROD                  0xE8
3759fdf0c29SDavid Gibson #define H_GET_PPP               0xEC
3769fdf0c29SDavid Gibson #define H_SET_PPP               0xF0
3779fdf0c29SDavid Gibson #define H_PURR                  0xF4
3789fdf0c29SDavid Gibson #define H_PIC                   0xF8
3799fdf0c29SDavid Gibson #define H_REG_CRQ               0xFC
3809fdf0c29SDavid Gibson #define H_FREE_CRQ              0x100
3819fdf0c29SDavid Gibson #define H_VIO_SIGNAL            0x104
3829fdf0c29SDavid Gibson #define H_SEND_CRQ              0x108
3839fdf0c29SDavid Gibson #define H_COPY_RDMA             0x110
3849fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN  0x114
3859fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN      0x118
3869fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
3879fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN      0x120
3889fdf0c29SDavid Gibson #define H_BULK_REMOVE           0x124
3899fdf0c29SDavid Gibson #define H_MULTICAST_CTRL        0x130
3909fdf0c29SDavid Gibson #define H_SET_XDABR             0x134
3919fdf0c29SDavid Gibson #define H_STUFF_TCE             0x138
3929fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT      0x13C
3939fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
3949fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO    0x150
3959fdf0c29SDavid Gibson #define H_REGISTER_VTERM        0x154
3969fdf0c29SDavid Gibson #define H_FREE_VTERM            0x158
3979fdf0c29SDavid Gibson #define H_RESET_EVENTS          0x15C
3989fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE        0x160
3999fdf0c29SDavid Gibson #define H_FREE_RESOURCE         0x164
4009fdf0c29SDavid Gibson #define H_MODIFY_QP             0x168
4019fdf0c29SDavid Gibson #define H_QUERY_QP              0x16C
4029fdf0c29SDavid Gibson #define H_REREGISTER_PMR        0x170
4039fdf0c29SDavid Gibson #define H_REGISTER_SMR          0x174
4049fdf0c29SDavid Gibson #define H_QUERY_MR              0x178
4059fdf0c29SDavid Gibson #define H_QUERY_MW              0x17C
4069fdf0c29SDavid Gibson #define H_QUERY_HCA             0x180
4079fdf0c29SDavid Gibson #define H_QUERY_PORT            0x184
4089fdf0c29SDavid Gibson #define H_MODIFY_PORT           0x188
4099fdf0c29SDavid Gibson #define H_DEFINE_AQP1           0x18C
4109fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER      0x190
4119fdf0c29SDavid Gibson #define H_DEFINE_AQP0           0x194
4129fdf0c29SDavid Gibson #define H_RESIZE_MR             0x198
4139fdf0c29SDavid Gibson #define H_ATTACH_MCQP           0x19C
4149fdf0c29SDavid Gibson #define H_DETACH_MCQP           0x1A0
4159fdf0c29SDavid Gibson #define H_CREATE_RPT            0x1A4
4169fdf0c29SDavid Gibson #define H_REMOVE_RPT            0x1A8
4179fdf0c29SDavid Gibson #define H_REGISTER_RPAGES       0x1AC
4189fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC      0x1B0
4199fdf0c29SDavid Gibson #define H_ERROR_DATA            0x1B4
4209fdf0c29SDavid Gibson #define H_GET_HCA_INFO          0x1B8
4219fdf0c29SDavid Gibson #define H_GET_PERF_COUNT        0x1BC
4229fdf0c29SDavid Gibson #define H_MANAGE_TRACE          0x1C0
423c59704b2SSuraj Jitindar Singh #define H_GET_CPU_CHARACTERISTICS 0x1C8
4249fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
4259fdf0c29SDavid Gibson #define H_QUERY_INT_STATE       0x1E4
4269fdf0c29SDavid Gibson #define H_POLL_PENDING          0x1D8
4279fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES      0x244
4289fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP         0x250
4299fdf0c29SDavid Gibson #define H_QUERY_HEA_QP          0x254
4309fdf0c29SDavid Gibson #define H_QUERY_HEA             0x258
4319fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT        0x25C
4329fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT       0x260
4339fdf0c29SDavid Gibson #define H_REG_BCMC              0x264
4349fdf0c29SDavid Gibson #define H_DEREG_BCMC            0x268
4359fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES   0x26C
4369fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA   0x270
4379fdf0c29SDavid Gibson #define H_GET_HEA_INFO          0x274
4389fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE    0x278
4399fdf0c29SDavid Gibson #define H_ADD_CONN              0x284
4409fdf0c29SDavid Gibson #define H_DEL_CONN              0x288
4419fdf0c29SDavid Gibson #define H_JOIN                  0x298
4429fdf0c29SDavid Gibson #define H_VASI_STATE            0x2A4
4439fdf0c29SDavid Gibson #define H_ENABLE_CRQ            0x2B0
4449fdf0c29SDavid Gibson #define H_GET_EM_PARMS          0x2B8
4459fdf0c29SDavid Gibson #define H_SET_MPP               0x2D0
4469fdf0c29SDavid Gibson #define H_GET_MPP               0x2D4
447*c24ba3d0SLaurent Vivier #define H_HOME_NODE_ASSOCIATIVITY 0x2EC
4485d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X                0x2FC
4494d9392beSThomas Huth #define H_RANDOM                0x300
45042561bf2SAnton Blanchard #define H_SET_MODE              0x31C
45130f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE    0x36C
45230f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT     0x370
453d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB             0x374
454d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID        0x378
455d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL     0x37C
4561c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET      0x380
45723bcd5ebSCédric Le Goater 
45823bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_INFO   0x3A8
45923bcd5ebSCédric Le Goater #define H_INT_SET_SOURCE_CONFIG 0x3AC
46023bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_CONFIG 0x3B0
46123bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_INFO    0x3B4
46223bcd5ebSCédric Le Goater #define H_INT_SET_QUEUE_CONFIG  0x3B8
46323bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_CONFIG  0x3BC
46423bcd5ebSCédric Le Goater #define H_INT_SET_OS_REPORTING_LINE 0x3C0
46523bcd5ebSCédric Le Goater #define H_INT_GET_OS_REPORTING_LINE 0x3C4
46623bcd5ebSCédric Le Goater #define H_INT_ESB               0x3C8
46723bcd5ebSCédric Le Goater #define H_INT_SYNC              0x3CC
46823bcd5ebSCédric Le Goater #define H_INT_RESET             0x3D0
46923bcd5ebSCédric Le Goater 
47023bcd5ebSCédric Le Goater #define MAX_HCALL_OPCODE        H_INT_RESET
4719fdf0c29SDavid Gibson 
47239ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp
47339ac8455SDavid Gibson  * as well.
47439ac8455SDavid Gibson  *
47539ac8455SDavid Gibson  * We also need some hcalls which are specific to qemu / KVM-on-POWER.
476498cd995SGreg Kurz  * We put those into the 0xf000-0xfffc range which is reserved by PAPR
477498cd995SGreg Kurz  * for "platform-specific" hcalls.
47839ac8455SDavid Gibson  */
47939ac8455SDavid Gibson #define KVMPPC_HCALL_BASE       0xf000
48039ac8455SDavid Gibson #define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
481c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
4822a6593cbSAlexey Kardashevskiy /* Client Architecture support */
4832a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS            (KVMPPC_HCALL_BASE + 0x2)
4842a6593cbSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX        KVMPPC_H_CAS
48539ac8455SDavid Gibson 
4862a6593cbSAlexey Kardashevskiy typedef struct sPAPRDeviceTreeUpdateHeader {
4872a6593cbSAlexey Kardashevskiy     uint32_t version_id;
4882a6593cbSAlexey Kardashevskiy } sPAPRDeviceTreeUpdateHeader;
4892a6593cbSAlexey Kardashevskiy 
4909fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \
491aaf87c66SThomas Huth     do { \
492aaf87c66SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
493aaf87c66SThomas Huth     } while (0)
4949fdf0c29SDavid Gibson 
49528e02042SDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
4969fdf0c29SDavid Gibson                                        target_ulong opcode,
4979fdf0c29SDavid Gibson                                        target_ulong *args);
4989fdf0c29SDavid Gibson 
4999fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
500aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
5019fdf0c29SDavid Gibson                              target_ulong *args);
5029fdf0c29SDavid Gibson 
503ee954280SGavin Shan /* ibm,set-eeh-option */
504ee954280SGavin Shan #define RTAS_EEH_DISABLE                 0
505ee954280SGavin Shan #define RTAS_EEH_ENABLE                  1
506ee954280SGavin Shan #define RTAS_EEH_THAW_IO                 2
507ee954280SGavin Shan #define RTAS_EEH_THAW_DMA                3
508ee954280SGavin Shan 
509ee954280SGavin Shan /* ibm,get-config-addr-info2 */
510ee954280SGavin Shan #define RTAS_GET_PE_ADDR                 0
511ee954280SGavin Shan #define RTAS_GET_PE_MODE                 1
512ee954280SGavin Shan #define RTAS_PE_MODE_NONE                0
513ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED          1
514ee954280SGavin Shan #define RTAS_PE_MODE_SHARED              2
515ee954280SGavin Shan 
516ee954280SGavin Shan /* ibm,read-slot-reset-state2 */
517ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL         0
518ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET          1
519ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
520ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA    4
521ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL        5
522ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT             0
523ee954280SGavin Shan #define RTAS_EEH_SUPPORT                 1
524ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO         1000
525ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO         0
526ee954280SGavin Shan 
527ee954280SGavin Shan /* ibm,set-slot-reset */
528ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE       0
529ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT              1
530ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL      3
531ee954280SGavin Shan 
532ee954280SGavin Shan /* ibm,slot-error-detail */
533ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG           1
534ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG           2
535ee954280SGavin Shan 
536a64d325dSAlexey Kardashevskiy /* RTAS return codes */
537a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS                        0
538a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND                1
539a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR                       -1
540a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY                           -2
541a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR                    -3
5423ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED                  -3
5439d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR              -3
5443ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED                 -9002
545c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR            -9999
546a64d325dSAlexey Kardashevskiy 
547ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */
548ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K       0x01
549ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K      0x02
550ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M      0x04
551ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M      0x08
552ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M      0x10
553ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M     0x20
554ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M     0x40
555ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G      0x80
556ae4de14cSAlexey Kardashevskiy 
5573a3b8502SAlexey Kardashevskiy /* RTAS tokens */
5583a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE      0x2000
5593a3b8502SAlexey Kardashevskiy 
5603a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER                  (RTAS_TOKEN_BASE + 0x00)
5613a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x01)
5623a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x02)
5633a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF                          (RTAS_TOKEN_BASE + 0x03)
5643a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT                      (RTAS_TOKEN_BASE + 0x04)
5653a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE            (RTAS_TOKEN_BASE + 0x05)
5663a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU                          (RTAS_TOKEN_BASE + 0x06)
5673a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF                          (RTAS_TOKEN_BASE + 0x07)
5683a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x08)
5693a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x09)
5703a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE                       (RTAS_TOKEN_BASE + 0x0A)
5713a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE                       (RTAS_TOKEN_BASE + 0x0B)
5723a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF                        (RTAS_TOKEN_BASE + 0x0C)
5733a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON                         (RTAS_TOKEN_BASE + 0x0D)
5743a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION                    (RTAS_TOKEN_BASE + 0x0E)
5753a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN                         (RTAS_TOKEN_BASE + 0x0F)
5763a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS                 (RTAS_TOKEN_BASE + 0x10)
5773a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE                            (RTAS_TOKEN_BASE + 0x11)
5783a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH                        (RTAS_TOKEN_BASE + 0x12)
5793a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE                        (RTAS_TOKEN_BASE + 0x13)
5803a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG                    (RTAS_TOKEN_BASE + 0x14)
5813a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG                   (RTAS_TOKEN_BASE + 0x15)
5823a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG                (RTAS_TOKEN_BASE + 0x16)
5833a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG               (RTAS_TOKEN_BASE + 0x17)
5843a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER  (RTAS_TOKEN_BASE + 0x18)
5853a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI                     (RTAS_TOKEN_BASE + 0x19)
5863a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR                      (RTAS_TOKEN_BASE + 0x1A)
5873a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1B)
5883a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1C)
5893a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE                   (RTAS_TOKEN_BASE + 0x1D)
5903a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR            (RTAS_TOKEN_BASE + 0x1E)
5913a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM                        (RTAS_TOKEN_BASE + 0x1F)
592ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION                 (RTAS_TOKEN_BASE + 0x20)
593ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2          (RTAS_TOKEN_BASE + 0x21)
594ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2         (RTAS_TOKEN_BASE + 0x22)
595ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET                 (RTAS_TOKEN_BASE + 0x23)
596ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE                   (RTAS_TOKEN_BASE + 0x24)
597ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL              (RTAS_TOKEN_BASE + 0x25)
598ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x26)
599ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x27)
600ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x28)
601ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x29)
6023a3b8502SAlexey Kardashevskiy 
603ae4de14cSAlexey Kardashevskiy #define RTAS_TOKEN_MAX                          (RTAS_TOKEN_BASE + 0x2A)
6043a3b8502SAlexey Kardashevskiy 
6053052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */
6063b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS      20
6073052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE        42
608b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID                        48
6093052d951SSam bobroff 
6108c8639dfSMike Day /* RTAS indicator/sensor types
6118c8639dfSMike Day  *
6128c8639dfSMike Day  * as defined by PAPR+ 2.7 7.3.5.4, Table 41
6138c8639dfSMike Day  *
6148c8639dfSMike Day  * NOTE: currently only DR-related sensors are implemented here
6158c8639dfSMike Day  */
6168c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE        9001
6178c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR                     9002
6188c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE       9003
6198c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
6208c8639dfSMike Day 
6213052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter
6223052d951SSam bobroff  * of the RTAS ibm,get-system-parameter call.
6233052d951SSam bobroff  */
6243052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED  0
6253052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
6263052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
6273052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC  3
6283052d951SSam bobroff 
6294fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr)
6304fe822e0SAlexey Kardashevskiy {
6314fe822e0SAlexey Kardashevskiy     return addr & ~0xF000000000000000ULL;
6324fe822e0SAlexey Kardashevskiy }
6334fe822e0SAlexey Kardashevskiy 
63439ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n)
63539ac8455SDavid Gibson {
636fdfba1a2SEdgar E. Iglesias     return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n));
63739ac8455SDavid Gibson }
63839ac8455SDavid Gibson 
639a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n)
640a14aa92bSGavin Shan {
641a14aa92bSGavin Shan     return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
642a14aa92bSGavin Shan }
643a14aa92bSGavin Shan 
64439ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val)
64539ac8455SDavid Gibson {
646ab1da857SEdgar E. Iglesias     stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val);
64739ac8455SDavid Gibson }
64839ac8455SDavid Gibson 
64928e02042SDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
650210b580bSAnthony Liguori                               uint32_t token,
65139ac8455SDavid Gibson                               uint32_t nargs, target_ulong args,
65239ac8455SDavid Gibson                               uint32_t nret, target_ulong rets);
6533a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
65428e02042SDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPRMachineState *sm,
65539ac8455SDavid Gibson                              uint32_t token, uint32_t nargs, target_ulong args,
65639ac8455SDavid Gibson                              uint32_t nret, target_ulong rets);
6573f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas);
6582cac78c1SDavid Gibson void spapr_load_rtas(sPAPRMachineState *spapr, void *fdt, hwaddr addr);
65939ac8455SDavid Gibson 
660ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT   12
661ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
662ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
663ad0ebb91SDavid Gibson 
664ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN    0x00000000
6654290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg)    (0x00000000 | (reg))
666c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \
667c8545818SAlexey Kardashevskiy     (0x80000000 | ((phb_index) << 8) | (window_num))
668d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn)   (!!((liobn) & 0x80000000))
669c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
670ad0ebb91SDavid Gibson 
67174d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX      2048
67274d042e5SDavid Gibson 
67379853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE    1
67479853e18STyrel Datwyler 
675bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related
676bb2d8ab6SGreg Kurz  * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie,
677bb2d8ab6SGreg Kurz  * VIO devices, RTAS event sources and PHBs).
678bb2d8ab6SGreg Kurz  */
679bb2d8ab6SGreg Kurz static inline void spapr_dt_xics_irq(uint32_t *intspec, int irq, bool is_lsi)
680bb2d8ab6SGreg Kurz {
681bb2d8ab6SGreg Kurz     intspec[0] = cpu_to_be32(irq);
682bb2d8ab6SGreg Kurz     intspec[1] = is_lsi ? cpu_to_be32(1) : 0;
683bb2d8ab6SGreg Kurz }
684bb2d8ab6SGreg Kurz 
6852b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable;
68674d042e5SDavid Gibson 
687a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
688a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \
689a83000f5SAnthony Liguori     OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE)
690a83000f5SAnthony Liguori 
6911221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region"
6921221a474SAlexey Kardashevskiy #define SPAPR_IOMMU_MEMORY_REGION(obj) \
6931221a474SAlexey Kardashevskiy         OBJECT_CHECK(IOMMUMemoryRegion, (obj), TYPE_SPAPR_IOMMU_MEMORY_REGION)
6941221a474SAlexey Kardashevskiy 
695a83000f5SAnthony Liguori struct sPAPRTCETable {
696a83000f5SAnthony Liguori     DeviceState parent;
697a83000f5SAnthony Liguori     uint32_t liobn;
698a83000f5SAnthony Liguori     uint32_t nb_table;
6991b8eceeeSAlexey Kardashevskiy     uint64_t bus_offset;
700650f33adSAlexey Kardashevskiy     uint32_t page_shift;
701a83000f5SAnthony Liguori     uint64_t *table;
702a26fdf39SAlexey Kardashevskiy     uint32_t mig_nb_table;
703a26fdf39SAlexey Kardashevskiy     uint64_t *mig_table;
704a83000f5SAnthony Liguori     bool bypass;
7056a81dd17SDavid Gibson     bool need_vfio;
706a83000f5SAnthony Liguori     int fd;
7073df9d748SAlexey Kardashevskiy     MemoryRegion root;
7083df9d748SAlexey Kardashevskiy     IOMMUMemoryRegion iommu;
709ee9a569aSAlexey Kardashevskiy     struct VIOsPAPRDevice *vdev; /* for @bypass migration compatibility only */
710a83000f5SAnthony Liguori     QLIST_ENTRY(sPAPRTCETable) list;
711a83000f5SAnthony Liguori };
712a83000f5SAnthony Liguori 
713f9ce8e0aSThomas Huth sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn);
71431fe14d1SNathan Fontenot 
7155341258eSDavid Gibson struct sPAPREventLogEntry {
716fd38804bSDaniel Henrique Barboza     uint32_t summary;
717fd38804bSDaniel Henrique Barboza     uint32_t extended_length;
718fd38804bSDaniel Henrique Barboza     void *extended_log;
71931fe14d1SNathan Fontenot     QTAILQ_ENTRY(sPAPREventLogEntry) next;
72031fe14d1SNathan Fontenot };
72131fe14d1SNathan Fontenot 
72228e02042SDavid Gibson void spapr_events_init(sPAPRMachineState *sm);
723ffbb1705SMichael Roth void spapr_dt_events(sPAPRMachineState *sm, void *fdt);
72428e02042SDavid Gibson int spapr_h_cas_compose_response(sPAPRMachineState *sm,
72503d196b7SBharata B Rao                                  target_ulong addr, target_ulong size,
7266787d27bSMichael Roth                                  sPAPROptionVector *ov5_updates);
727b4db5413SSuraj Jitindar Singh void close_htab_fd(sPAPRMachineState *spapr);
728b4db5413SSuraj Jitindar Singh void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr);
72906ec79e8SBharata B Rao void spapr_free_hpt(sPAPRMachineState *spapr);
730df7625d4SAlexey Kardashevskiy sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn);
731df7625d4SAlexey Kardashevskiy void spapr_tce_table_enable(sPAPRTCETable *tcet,
732df7625d4SAlexey Kardashevskiy                             uint32_t page_shift, uint64_t bus_offset,
733df7625d4SAlexey Kardashevskiy                             uint32_t nb_table);
734a26fdf39SAlexey Kardashevskiy void spapr_tce_table_disable(sPAPRTCETable *tcet);
735c10325d6SDavid Gibson void spapr_tce_set_need_vfio(sPAPRTCETable *tcet, bool need_vfio);
736c10325d6SDavid Gibson 
737a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet);
738ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname,
7395c4cbcf2SAlexey Kardashevskiy                  uint32_t liobn, uint64_t window, uint32_t size);
7405c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
7412b7dc949SPaolo Bonzini                       sPAPRTCETable *tcet);
742eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian);
7437a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_index(sPAPRDRConnector *drc);
7447a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_index(sPAPRDRConnector *drc);
7457a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_count(sPAPRDRConnectorType drc_type,
7467a36ae7aSBharata B Rao                                        uint32_t count);
7477a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_count(sPAPRDRConnectorType drc_type,
7487a36ae7aSBharata B Rao                                           uint32_t count);
749afdbd403SBharata B Rao void spapr_hotplug_req_add_by_count_indexed(sPAPRDRConnectorType drc_type,
750afdbd403SBharata B Rao                                             uint32_t count, uint32_t index);
751afdbd403SBharata B Rao void spapr_hotplug_req_remove_by_count_indexed(sPAPRDRConnectorType drc_type,
752afdbd403SBharata B Rao                                                uint32_t count, uint32_t index);
7530b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize);
7542772cf6bSDavid Gibson void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
7552772cf6bSDavid Gibson                           Error **errp);
75656258174SDaniel Henrique Barboza void spapr_clear_pending_events(sPAPRMachineState *spapr);
7571a518e76SCédric Le Goater int spapr_max_server_number(sPAPRMachineState *spapr);
75828df36a1SDavid Gibson 
75931834723SDaniel Henrique Barboza /* CPU and LMB DRC release callbacks. */
76031834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev);
76131834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev);
76231834723SDaniel Henrique Barboza 
763147ff807SCédric Le Goater void spapr_rtc_read(sPAPRRTCState *rtc, struct tm *tm, uint32_t *ns);
764147ff807SCédric Le Goater int spapr_rtc_import_offset(sPAPRRTCState *rtc, int64_t legacy_offset);
76528df36a1SDavid Gibson 
766147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng"
767ad0ebb91SDavid Gibson 
768db4ef288SBharata B Rao #define SPAPR_MEMORY_BLOCK_SIZE (1 << 28) /* 256MB */
769db4ef288SBharata B Rao 
7704a1c9cf0SBharata B Rao /*
7714a1c9cf0SBharata B Rao  * This defines the maximum number of DIMM slots we can have for sPAPR
7724a1c9cf0SBharata B Rao  * guest. This is not defined by sPAPR but we are defining it to 32 slots
7734a1c9cf0SBharata B Rao  * based on default number of slots provided by PowerPC kernel.
7744a1c9cf0SBharata B Rao  */
7754a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS     32
7764a1c9cf0SBharata B Rao 
777ab3dd749SPhilippe Mathieu-Daudé /* 1GB alignment for hotplug memory region */
778ab3dd749SPhilippe Mathieu-Daudé #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB)
7794a1c9cf0SBharata B Rao 
78003d196b7SBharata B Rao /*
78103d196b7SBharata B Rao  * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory
78203d196b7SBharata B Rao  * property under ibm,dynamic-reconfiguration-memory node.
78303d196b7SBharata B Rao  */
78403d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6
78503d196b7SBharata B Rao 
78603d196b7SBharata B Rao /*
787d0e5a8f2SBharata B Rao  * Defines for flag value in ibm,dynamic-memory property under
788d0e5a8f2SBharata B Rao  * ibm,dynamic-reconfiguration-memory node.
78903d196b7SBharata B Rao  */
79003d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008
791d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020
792d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080
79303d196b7SBharata B Rao 
7941c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg);
7951c7ad77eSNicholas Piggin 
7960b0b8310SDavid Gibson #define HTAB_SIZE(spapr)        (1ULL << ((spapr)->htab_shift))
7970b0b8310SDavid Gibson 
79814bb4486SGreg Kurz int spapr_get_vcpu_id(PowerPCCPU *cpu);
799648edb64SGreg Kurz void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp);
8002e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id);
8012e886fb3SSam Bobroff 
8024e5fe368SSuraj Jitindar Singh int spapr_caps_pre_load(void *opaque);
8034e5fe368SSuraj Jitindar Singh int spapr_caps_pre_save(void *opaque);
8044e5fe368SSuraj Jitindar Singh 
80533face6bSDavid Gibson /*
80633face6bSDavid Gibson  * Handling of optional capabilities
80733face6bSDavid Gibson  */
8084e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_htm;
8094e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_vsx;
8104e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_dfp;
8118f38eaf8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_cfpc;
81209114fd8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_sbbc;
8134be8d4e7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ibs;
814b9a477b7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv;
815be85537dSDavid Gibson 
8164e5fe368SSuraj Jitindar Singh static inline uint8_t spapr_get_cap(sPAPRMachineState *spapr, int cap)
81733face6bSDavid Gibson {
8184e5fe368SSuraj Jitindar Singh     return spapr->eff.caps[cap];
81933face6bSDavid Gibson }
82033face6bSDavid Gibson 
8219f6edd06SDavid Gibson void spapr_caps_init(sPAPRMachineState *spapr);
8229f6edd06SDavid Gibson void spapr_caps_apply(sPAPRMachineState *spapr);
823e2e4f641SDavid Gibson void spapr_caps_cpu_apply(sPAPRMachineState *spapr, PowerPCCPU *cpu);
82433face6bSDavid Gibson void spapr_caps_add_properties(sPAPRMachineClass *smc, Error **errp);
825be85537dSDavid Gibson int spapr_caps_post_migration(sPAPRMachineState *spapr);
82633face6bSDavid Gibson 
827123eec65SDavid Gibson void spapr_check_pagesize(sPAPRMachineState *spapr, hwaddr pagesize,
828123eec65SDavid Gibson                           Error **errp);
829db592b5bSCédric Le Goater /*
830db592b5bSCédric Le Goater  * XIVE definitions
831db592b5bSCédric Le Goater  */
832db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_LEGACY   0x0
833db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_EXPLOIT  0x40
834db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_BOTH     0x80 /* Only to advertise on the platform */
835123eec65SDavid Gibson 
8362a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */
837