19fdf0c29SDavid Gibson #if !defined(__HW_SPAPR_H__) 29fdf0c29SDavid Gibson #define __HW_SPAPR_H__ 39fdf0c29SDavid Gibson 49c17d615SPaolo Bonzini #include "sysemu/dma.h" 50d09e41aSPaolo Bonzini #include "hw/ppc/xics.h" 6277f9acfSPaolo Bonzini 74040ab72SDavid Gibson struct VIOsPAPRBus; 83384f95cSDavid Gibson struct sPAPRPHBState; 9639e8102SDavid Gibson struct sPAPRNVRAM; 104040ab72SDavid Gibson 114be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL 124be21d56SDavid Gibson 139fdf0c29SDavid Gibson typedef struct sPAPREnvironment { 144040ab72SDavid Gibson struct VIOsPAPRBus *vio_bus; 153384f95cSDavid Gibson QLIST_HEAD(, sPAPRPHBState) phbs; 16639e8102SDavid Gibson struct sPAPRNVRAM *nvram; 17*c04d6cfaSAnthony Liguori XICSState *icp; 18a3467baaSDavid Gibson 19a8170e5eSAvi Kivity hwaddr ram_limit; 20a3467baaSDavid Gibson void *htab; 214be21d56SDavid Gibson uint32_t htab_shift; 22a8170e5eSAvi Kivity hwaddr rma_size; 237f763a5dSDavid Gibson int vrma_adjust; 24a8170e5eSAvi Kivity hwaddr fdt_addr, rtas_addr; 25a3467baaSDavid Gibson long rtas_size; 26a3467baaSDavid Gibson void *fdt_skel; 27a3467baaSDavid Gibson target_ulong entry_point; 284be21d56SDavid Gibson uint32_t next_irq; 294be21d56SDavid Gibson uint64_t rtc_offset; 306e806cc3SBharata B Rao char *cpu_model; 313fc5acdeSAlexander Graf bool has_graphics; 3274d042e5SDavid Gibson 3374d042e5SDavid Gibson uint32_t epow_irq; 3474d042e5SDavid Gibson Notifier epow_notifier; 354be21d56SDavid Gibson 364be21d56SDavid Gibson /* Migration state */ 374be21d56SDavid Gibson int htab_save_index; 384be21d56SDavid Gibson bool htab_first_pass; 39e68cb8b4SAlexey Kardashevskiy int htab_fd; 409fdf0c29SDavid Gibson } sPAPREnvironment; 419fdf0c29SDavid Gibson 429fdf0c29SDavid Gibson #define H_SUCCESS 0 439fdf0c29SDavid Gibson #define H_BUSY 1 /* Hardware busy -- retry later */ 449fdf0c29SDavid Gibson #define H_CLOSED 2 /* Resource closed */ 459fdf0c29SDavid Gibson #define H_NOT_AVAILABLE 3 469fdf0c29SDavid Gibson #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */ 479fdf0c29SDavid Gibson #define H_PARTIAL 5 489fdf0c29SDavid Gibson #define H_IN_PROGRESS 14 /* Kind of like busy */ 499fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15 509fdf0c29SDavid Gibson #define H_PARTIAL_STORE 16 519fdf0c29SDavid Gibson #define H_PENDING 17 /* returned from H_POLL_PENDING */ 529fdf0c29SDavid Gibson #define H_CONTINUE 18 /* Returned from H_Join on success */ 539fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */ 549fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \ 559fdf0c29SDavid Gibson is a good time to retry */ 569fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \ 579fdf0c29SDavid Gibson is a good time to retry */ 589fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \ 599fdf0c29SDavid Gibson is a good time to retry */ 609fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \ 619fdf0c29SDavid Gibson is a good time to retry */ 629fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \ 639fdf0c29SDavid Gibson is a good time to retry */ 649fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \ 659fdf0c29SDavid Gibson is a good time to retry */ 669fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */ 679fdf0c29SDavid Gibson #define H_HARDWARE -1 /* Hardware error */ 689fdf0c29SDavid Gibson #define H_FUNCTION -2 /* Function not supported */ 699fdf0c29SDavid Gibson #define H_PRIVILEGE -3 /* Caller not privileged */ 709fdf0c29SDavid Gibson #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */ 719fdf0c29SDavid Gibson #define H_BAD_MODE -5 /* Illegal msr value */ 729fdf0c29SDavid Gibson #define H_PTEG_FULL -6 /* PTEG is full */ 739fdf0c29SDavid Gibson #define H_NOT_FOUND -7 /* PTE was not found" */ 749fdf0c29SDavid Gibson #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */ 759fdf0c29SDavid Gibson #define H_NO_MEM -9 769fdf0c29SDavid Gibson #define H_AUTHORITY -10 779fdf0c29SDavid Gibson #define H_PERMISSION -11 789fdf0c29SDavid Gibson #define H_DROPPED -12 799fdf0c29SDavid Gibson #define H_SOURCE_PARM -13 809fdf0c29SDavid Gibson #define H_DEST_PARM -14 819fdf0c29SDavid Gibson #define H_REMOTE_PARM -15 829fdf0c29SDavid Gibson #define H_RESOURCE -16 839fdf0c29SDavid Gibson #define H_ADAPTER_PARM -17 849fdf0c29SDavid Gibson #define H_RH_PARM -18 859fdf0c29SDavid Gibson #define H_RCQ_PARM -19 869fdf0c29SDavid Gibson #define H_SCQ_PARM -20 879fdf0c29SDavid Gibson #define H_EQ_PARM -21 889fdf0c29SDavid Gibson #define H_RT_PARM -22 899fdf0c29SDavid Gibson #define H_ST_PARM -23 909fdf0c29SDavid Gibson #define H_SIGT_PARM -24 919fdf0c29SDavid Gibson #define H_TOKEN_PARM -25 929fdf0c29SDavid Gibson #define H_MLENGTH_PARM -27 939fdf0c29SDavid Gibson #define H_MEM_PARM -28 949fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29 959fdf0c29SDavid Gibson #define H_ATTR_PARM -30 969fdf0c29SDavid Gibson #define H_PORT_PARM -31 979fdf0c29SDavid Gibson #define H_MCG_PARM -32 989fdf0c29SDavid Gibson #define H_VL_PARM -33 999fdf0c29SDavid Gibson #define H_TSIZE_PARM -34 1009fdf0c29SDavid Gibson #define H_TRACE_PARM -35 1019fdf0c29SDavid Gibson 1029fdf0c29SDavid Gibson #define H_MASK_PARM -37 1039fdf0c29SDavid Gibson #define H_MCG_FULL -38 1049fdf0c29SDavid Gibson #define H_ALIAS_EXIST -39 1059fdf0c29SDavid Gibson #define H_P_COUNTER -40 1069fdf0c29SDavid Gibson #define H_TABLE_FULL -41 1079fdf0c29SDavid Gibson #define H_ALT_TABLE -42 1089fdf0c29SDavid Gibson #define H_MR_CONDITION -43 1099fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44 1109fdf0c29SDavid Gibson #define H_R_STATE -45 1119fdf0c29SDavid Gibson #define H_RESCINDEND -46 1129fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005 1139fdf0c29SDavid Gibson 1149fdf0c29SDavid Gibson 1159fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware 1169fdf0c29SDavid Gibson * when a call cannot be completed now, but the identical call 1179fdf0c29SDavid Gibson * should be retried later. This prevents calls blocking in the 1189fdf0c29SDavid Gibson * firmware for long periods of time. Annoyingly the firmware can return 1199fdf0c29SDavid Gibson * a range of return codes, hinting at how long we should wait before 1209fdf0c29SDavid Gibson * retrying. If you don't care for the hint, the macro below is a good 1219fdf0c29SDavid Gibson * way to check for the long_busy return codes 1229fdf0c29SDavid Gibson */ 1239fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \ 1249fdf0c29SDavid Gibson && (x <= H_LONG_BUSY_END_RANGE)) 1259fdf0c29SDavid Gibson 1269fdf0c29SDavid Gibson /* Flags */ 1279fdf0c29SDavid Gibson #define H_LARGE_PAGE (1ULL<<(63-16)) 1289fdf0c29SDavid Gibson #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */ 1299fdf0c29SDavid Gibson #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */ 1309fdf0c29SDavid Gibson #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */ 1319fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28)) 1329fdf0c29SDavid Gibson #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30))) 1339fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED) 1349fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31))) 1359fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE 1369fdf0c29SDavid Gibson #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */ 1379fdf0c29SDavid Gibson #define H_ANDCOND (1ULL<<(63-33)) 1389fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */ 1399fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */ 1409fdf0c29SDavid Gibson #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */ 1419fdf0c29SDavid Gibson #define H_COPY_PAGE (1ULL<<(63-49)) 1429fdf0c29SDavid Gibson #define H_N (1ULL<<(63-61)) 1439fdf0c29SDavid Gibson #define H_PP1 (1ULL<<(63-62)) 1449fdf0c29SDavid Gibson #define H_PP2 (1ULL<<(63-63)) 1459fdf0c29SDavid Gibson 1469fdf0c29SDavid Gibson /* VASI States */ 1479fdf0c29SDavid Gibson #define H_VASI_INVALID 0 1489fdf0c29SDavid Gibson #define H_VASI_ENABLED 1 1499fdf0c29SDavid Gibson #define H_VASI_ABORTED 2 1509fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3 1519fdf0c29SDavid Gibson #define H_VASI_SUSPENDED 4 1529fdf0c29SDavid Gibson #define H_VASI_RESUMED 5 1539fdf0c29SDavid Gibson #define H_VASI_COMPLETED 6 1549fdf0c29SDavid Gibson 1559fdf0c29SDavid Gibson /* DABRX flags */ 1569fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61)) 1579fdf0c29SDavid Gibson #define H_DABRX_KERNEL (1ULL<<(63-62)) 1589fdf0c29SDavid Gibson #define H_DABRX_USER (1ULL<<(63-63)) 1599fdf0c29SDavid Gibson 16066a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */ 1619fdf0c29SDavid Gibson #define H_CB_ALIGNMENT 4096 1629fdf0c29SDavid Gibson 1639fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */ 1649fdf0c29SDavid Gibson #define H_REMOVE 0x04 1659fdf0c29SDavid Gibson #define H_ENTER 0x08 1669fdf0c29SDavid Gibson #define H_READ 0x0c 1679fdf0c29SDavid Gibson #define H_CLEAR_MOD 0x10 1689fdf0c29SDavid Gibson #define H_CLEAR_REF 0x14 1699fdf0c29SDavid Gibson #define H_PROTECT 0x18 1709fdf0c29SDavid Gibson #define H_GET_TCE 0x1c 1719fdf0c29SDavid Gibson #define H_PUT_TCE 0x20 1729fdf0c29SDavid Gibson #define H_SET_SPRG0 0x24 1739fdf0c29SDavid Gibson #define H_SET_DABR 0x28 1749fdf0c29SDavid Gibson #define H_PAGE_INIT 0x2c 1759fdf0c29SDavid Gibson #define H_SET_ASR 0x30 1769fdf0c29SDavid Gibson #define H_ASR_ON 0x34 1779fdf0c29SDavid Gibson #define H_ASR_OFF 0x38 1789fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD 0x3c 1799fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE 0x40 1809fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD 0x44 1819fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE 0x48 1829fdf0c29SDavid Gibson #define H_LOGICAL_ICBI 0x4c 1839fdf0c29SDavid Gibson #define H_LOGICAL_DCBF 0x50 1849fdf0c29SDavid Gibson #define H_GET_TERM_CHAR 0x54 1859fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR 0x58 1869fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL 0x5c 1879fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA 0x60 1889fdf0c29SDavid Gibson #define H_EOI 0x64 1899fdf0c29SDavid Gibson #define H_CPPR 0x68 1909fdf0c29SDavid Gibson #define H_IPI 0x6c 1919fdf0c29SDavid Gibson #define H_IPOLL 0x70 1929fdf0c29SDavid Gibson #define H_XIRR 0x74 1939fdf0c29SDavid Gibson #define H_PERFMON 0x7c 1949fdf0c29SDavid Gibson #define H_MIGRATE_DMA 0x78 1959fdf0c29SDavid Gibson #define H_REGISTER_VPA 0xDC 1969fdf0c29SDavid Gibson #define H_CEDE 0xE0 1979fdf0c29SDavid Gibson #define H_CONFER 0xE4 1989fdf0c29SDavid Gibson #define H_PROD 0xE8 1999fdf0c29SDavid Gibson #define H_GET_PPP 0xEC 2009fdf0c29SDavid Gibson #define H_SET_PPP 0xF0 2019fdf0c29SDavid Gibson #define H_PURR 0xF4 2029fdf0c29SDavid Gibson #define H_PIC 0xF8 2039fdf0c29SDavid Gibson #define H_REG_CRQ 0xFC 2049fdf0c29SDavid Gibson #define H_FREE_CRQ 0x100 2059fdf0c29SDavid Gibson #define H_VIO_SIGNAL 0x104 2069fdf0c29SDavid Gibson #define H_SEND_CRQ 0x108 2079fdf0c29SDavid Gibson #define H_COPY_RDMA 0x110 2089fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN 0x114 2099fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN 0x118 2109fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C 2119fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN 0x120 2129fdf0c29SDavid Gibson #define H_BULK_REMOVE 0x124 2139fdf0c29SDavid Gibson #define H_MULTICAST_CTRL 0x130 2149fdf0c29SDavid Gibson #define H_SET_XDABR 0x134 2159fdf0c29SDavid Gibson #define H_STUFF_TCE 0x138 2169fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT 0x13C 2179fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C 2189fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO 0x150 2199fdf0c29SDavid Gibson #define H_REGISTER_VTERM 0x154 2209fdf0c29SDavid Gibson #define H_FREE_VTERM 0x158 2219fdf0c29SDavid Gibson #define H_RESET_EVENTS 0x15C 2229fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE 0x160 2239fdf0c29SDavid Gibson #define H_FREE_RESOURCE 0x164 2249fdf0c29SDavid Gibson #define H_MODIFY_QP 0x168 2259fdf0c29SDavid Gibson #define H_QUERY_QP 0x16C 2269fdf0c29SDavid Gibson #define H_REREGISTER_PMR 0x170 2279fdf0c29SDavid Gibson #define H_REGISTER_SMR 0x174 2289fdf0c29SDavid Gibson #define H_QUERY_MR 0x178 2299fdf0c29SDavid Gibson #define H_QUERY_MW 0x17C 2309fdf0c29SDavid Gibson #define H_QUERY_HCA 0x180 2319fdf0c29SDavid Gibson #define H_QUERY_PORT 0x184 2329fdf0c29SDavid Gibson #define H_MODIFY_PORT 0x188 2339fdf0c29SDavid Gibson #define H_DEFINE_AQP1 0x18C 2349fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER 0x190 2359fdf0c29SDavid Gibson #define H_DEFINE_AQP0 0x194 2369fdf0c29SDavid Gibson #define H_RESIZE_MR 0x198 2379fdf0c29SDavid Gibson #define H_ATTACH_MCQP 0x19C 2389fdf0c29SDavid Gibson #define H_DETACH_MCQP 0x1A0 2399fdf0c29SDavid Gibson #define H_CREATE_RPT 0x1A4 2409fdf0c29SDavid Gibson #define H_REMOVE_RPT 0x1A8 2419fdf0c29SDavid Gibson #define H_REGISTER_RPAGES 0x1AC 2429fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC 0x1B0 2439fdf0c29SDavid Gibson #define H_ERROR_DATA 0x1B4 2449fdf0c29SDavid Gibson #define H_GET_HCA_INFO 0x1B8 2459fdf0c29SDavid Gibson #define H_GET_PERF_COUNT 0x1BC 2469fdf0c29SDavid Gibson #define H_MANAGE_TRACE 0x1C0 2479fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4 2489fdf0c29SDavid Gibson #define H_QUERY_INT_STATE 0x1E4 2499fdf0c29SDavid Gibson #define H_POLL_PENDING 0x1D8 2509fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES 0x244 2519fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP 0x250 2529fdf0c29SDavid Gibson #define H_QUERY_HEA_QP 0x254 2539fdf0c29SDavid Gibson #define H_QUERY_HEA 0x258 2549fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT 0x25C 2559fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT 0x260 2569fdf0c29SDavid Gibson #define H_REG_BCMC 0x264 2579fdf0c29SDavid Gibson #define H_DEREG_BCMC 0x268 2589fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES 0x26C 2599fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA 0x270 2609fdf0c29SDavid Gibson #define H_GET_HEA_INFO 0x274 2619fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE 0x278 2629fdf0c29SDavid Gibson #define H_ADD_CONN 0x284 2639fdf0c29SDavid Gibson #define H_DEL_CONN 0x288 2649fdf0c29SDavid Gibson #define H_JOIN 0x298 2659fdf0c29SDavid Gibson #define H_VASI_STATE 0x2A4 2669fdf0c29SDavid Gibson #define H_ENABLE_CRQ 0x2B0 2679fdf0c29SDavid Gibson #define H_GET_EM_PARMS 0x2B8 2689fdf0c29SDavid Gibson #define H_SET_MPP 0x2D0 2699fdf0c29SDavid Gibson #define H_GET_MPP 0x2D4 2709fdf0c29SDavid Gibson #define MAX_HCALL_OPCODE H_GET_MPP 2719fdf0c29SDavid Gibson 27239ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp 27339ac8455SDavid Gibson * as well. 27439ac8455SDavid Gibson * 27539ac8455SDavid Gibson * We also need some hcalls which are specific to qemu / KVM-on-POWER. 27639ac8455SDavid Gibson * So far we just need one for H_RTAS, but in future we'll need more 27739ac8455SDavid Gibson * for extensions like virtio. We put those into the 0xf000-0xfffc 27839ac8455SDavid Gibson * range which is reserved by PAPR for "platform-specific" hcalls. 27939ac8455SDavid Gibson */ 28039ac8455SDavid Gibson #define KVMPPC_HCALL_BASE 0xf000 28139ac8455SDavid Gibson #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0) 282c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1) 283c73e3771SBenjamin Herrenschmidt #define KVMPPC_HCALL_MAX KVMPPC_H_LOGICAL_MEMOP 28439ac8455SDavid Gibson 2859fdf0c29SDavid Gibson extern sPAPREnvironment *spapr; 2869fdf0c29SDavid Gibson 2879fdf0c29SDavid Gibson /*#define DEBUG_SPAPR_HCALLS*/ 2889fdf0c29SDavid Gibson 2899fdf0c29SDavid Gibson #ifdef DEBUG_SPAPR_HCALLS 2909fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \ 291d9599c92SDavid Gibson do { fprintf(stderr, "%s: " fmt, __func__, ## __VA_ARGS__); } while (0) 2929fdf0c29SDavid Gibson #else 2939fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \ 2949fdf0c29SDavid Gibson do { } while (0) 2959fdf0c29SDavid Gibson #endif 2969fdf0c29SDavid Gibson 297b13ce26dSAndreas Färber typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPREnvironment *spapr, 2989fdf0c29SDavid Gibson target_ulong opcode, 2999fdf0c29SDavid Gibson target_ulong *args); 3009fdf0c29SDavid Gibson 3019fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn); 302aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, 3039fdf0c29SDavid Gibson target_ulong *args); 3049fdf0c29SDavid Gibson 305ff9d2afaSDavid Gibson int spapr_allocate_irq(int hint, bool lsi); 306ff9d2afaSDavid Gibson int spapr_allocate_irq_block(int num, bool lsi); 307d07fee7eSDavid Gibson 308a307d594SAlexey Kardashevskiy static inline int spapr_allocate_msi(int hint) 309d07fee7eSDavid Gibson { 310ff9d2afaSDavid Gibson return spapr_allocate_irq(hint, false); 311d07fee7eSDavid Gibson } 312d07fee7eSDavid Gibson 313a307d594SAlexey Kardashevskiy static inline int spapr_allocate_lsi(int hint) 314d07fee7eSDavid Gibson { 315ff9d2afaSDavid Gibson return spapr_allocate_irq(hint, true); 316d07fee7eSDavid Gibson } 317277f9acfSPaolo Bonzini 31839ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n) 31939ac8455SDavid Gibson { 32006c46bbaSAlexander Graf return ldl_be_phys(phys + 4*n); 32139ac8455SDavid Gibson } 32239ac8455SDavid Gibson 32339ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val) 32439ac8455SDavid Gibson { 32506c46bbaSAlexander Graf stl_be_phys(phys + 4*n, val); 32639ac8455SDavid Gibson } 32739ac8455SDavid Gibson 328210b580bSAnthony Liguori typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPREnvironment *spapr, 329210b580bSAnthony Liguori uint32_t token, 33039ac8455SDavid Gibson uint32_t nargs, target_ulong args, 33139ac8455SDavid Gibson uint32_t nret, target_ulong rets); 3324aac82c3SMichael Ellerman int spapr_rtas_register(const char *name, spapr_rtas_fn fn); 333210b580bSAnthony Liguori target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPREnvironment *spapr, 33439ac8455SDavid Gibson uint32_t token, uint32_t nargs, target_ulong args, 33539ac8455SDavid Gibson uint32_t nret, target_ulong rets); 336a8170e5eSAvi Kivity int spapr_rtas_device_tree_setup(void *fdt, hwaddr rtas_addr, 337a8170e5eSAvi Kivity hwaddr rtas_size); 33839ac8455SDavid Gibson 339ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT 12 340ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT) 341ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1) 342ad0ebb91SDavid Gibson 343ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN 0x00000000 344edded454SDavid Gibson #define SPAPR_PCI_BASE_LIOBN 0x80000000 345ad0ebb91SDavid Gibson 34674d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX 2048 34774d042e5SDavid Gibson 3482b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable; 34974d042e5SDavid Gibson 350a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table" 351a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \ 352a83000f5SAnthony Liguori OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE) 353a83000f5SAnthony Liguori 354a83000f5SAnthony Liguori struct sPAPRTCETable { 355a83000f5SAnthony Liguori DeviceState parent; 356a83000f5SAnthony Liguori uint32_t liobn; 357a83000f5SAnthony Liguori uint32_t window_size; 358a83000f5SAnthony Liguori uint32_t nb_table; 359a83000f5SAnthony Liguori uint64_t *table; 360a83000f5SAnthony Liguori bool bypass; 361a83000f5SAnthony Liguori int fd; 362a83000f5SAnthony Liguori MemoryRegion iommu; 363a83000f5SAnthony Liguori QLIST_ENTRY(sPAPRTCETable) list; 364a83000f5SAnthony Liguori }; 365a83000f5SAnthony Liguori 36674d042e5SDavid Gibson void spapr_events_init(sPAPREnvironment *spapr); 36774d042e5SDavid Gibson void spapr_events_fdt_skel(void *fdt, uint32_t epow_irq); 36884af6d9fSPaolo Bonzini sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn, 36984af6d9fSPaolo Bonzini size_t window_size); 370a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet); 3712b7dc949SPaolo Bonzini void spapr_tce_set_bypass(sPAPRTCETable *tcet, bool bypass); 372ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname, 3735c4cbcf2SAlexey Kardashevskiy uint32_t liobn, uint64_t window, uint32_t size); 3745c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname, 3752b7dc949SPaolo Bonzini sPAPRTCETable *tcet); 376ad0ebb91SDavid Gibson 3779fdf0c29SDavid Gibson #endif /* !defined (__HW_SPAPR_H__) */ 378