xref: /qemu/include/hw/ppc/spapr.h (revision a165ac67c3ff8dc7065aa827de36da3785ec83fd)
12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H
22a6a4076SMarkus Armbruster #define HW_SPAPR_H
39fdf0c29SDavid Gibson 
4ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h"
59c17d615SPaolo Bonzini #include "sysemu/dma.h"
628e02042SDavid Gibson #include "hw/boards.h"
731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h"
84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h"
9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
1082cffa2eSCédric Le Goater #include "hw/ppc/spapr_irq.h"
11db1015e9SEduardo Habkost #include "qom/object.h"
12ce2918cbSDavid Gibson #include "hw/ppc/spapr_xive.h"  /* For SpaprXive */
130d8d6a24SThomas Huth #include "hw/ppc/xics.h"        /* For ICSState */
140fb6bd07SMichael Roth #include "hw/ppc/spapr_tpm_proxy.h"
15fc8c745dSAlexey Kardashevskiy #include "hw/ppc/vof.h"
16277f9acfSPaolo Bonzini 
17ce2918cbSDavid Gibson struct SpaprVioBus;
18ce2918cbSDavid Gibson struct SpaprPhbState;
19ce2918cbSDavid Gibson struct SpaprNvram;
200d8d6a24SThomas Huth 
21ce2918cbSDavid Gibson typedef struct SpaprEventLogEntry SpaprEventLogEntry;
22ce2918cbSDavid Gibson typedef struct SpaprEventSource SpaprEventSource;
23ce2918cbSDavid Gibson typedef struct SpaprPendingHpt SpaprPendingHpt;
244040ab72SDavid Gibson 
254be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY     0x0000000000000040ULL
261b718907SDavid Gibson #define SPAPR_ENTRY_POINT       0x100
274be21d56SDavid Gibson 
28afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ     512000000ULL
29afd10a0fSBharata B Rao 
30147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc"
31147ff807SCédric Le Goater 
328063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprRtcState, SPAPR_RTC)
33147ff807SCédric Le Goater 
34ce2918cbSDavid Gibson struct SpaprRtcState {
35147ff807SCédric Le Goater     /*< private >*/
36147ff807SCédric Le Goater     DeviceState parent_obj;
37147ff807SCédric Le Goater     int64_t ns_offset;
38147ff807SCédric Le Goater };
39147ff807SCédric Le Goater 
40ce2918cbSDavid Gibson typedef struct SpaprDimmState SpaprDimmState;
4128e02042SDavid Gibson 
4228e02042SDavid Gibson #define TYPE_SPAPR_MACHINE      "spapr-machine"
43a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(SpaprMachineState, SpaprMachineClass, SPAPR_MACHINE)
44183930c0SDavid Gibson 
4530f4b05bSDavid Gibson typedef enum {
4630f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DEFAULT = 0,
4730f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DISABLED,
4830f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_ENABLED,
4930f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_REQUIRED,
50ce2918cbSDavid Gibson } SpaprResizeHpt;
5130f4b05bSDavid Gibson 
52183930c0SDavid Gibson /**
5333face6bSDavid Gibson  * Capabilities
5433face6bSDavid Gibson  */
5533face6bSDavid Gibson 
56ee76a09fSDavid Gibson /* Hardware Transactional Memory */
574e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_HTM                   0x00
5829386642SDavid Gibson /* Vector Scalar Extensions */
594e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_VSX                   0x01
602d1fb9bcSDavid Gibson /* Decimal Floating Point */
614e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_DFP                   0x02
628f38eaf8SSuraj Jitindar Singh /* Cache Flush on Privilege Change */
638f38eaf8SSuraj Jitindar Singh #define SPAPR_CAP_CFPC                  0x03
6409114fd8SSuraj Jitindar Singh /* Speculation Barrier Bounds Checking */
6509114fd8SSuraj Jitindar Singh #define SPAPR_CAP_SBBC                  0x04
664be8d4e7SSuraj Jitindar Singh /* Indirect Branch Serialisation */
674be8d4e7SSuraj Jitindar Singh #define SPAPR_CAP_IBS                   0x05
682309832aSDavid Gibson /* HPT Maximum Page Size (encoded as a shift) */
692309832aSDavid Gibson #define SPAPR_CAP_HPT_MAXPAGESIZE       0x06
70b9a477b7SSuraj Jitindar Singh /* Nested KVM-HV */
71b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NESTED_KVM_HV         0x07
72c982f5cfSSuraj Jitindar Singh /* Large Decrementer */
73c982f5cfSSuraj Jitindar Singh #define SPAPR_CAP_LARGE_DECREMENTER     0x08
748ff43ee4SSuraj Jitindar Singh /* Count Cache Flush Assist HW Instruction */
758ff43ee4SSuraj Jitindar Singh #define SPAPR_CAP_CCF_ASSIST            0x09
768af7e1feSNicholas Piggin /* Implements PAPR FWNMI option */
778af7e1feSNicholas Piggin #define SPAPR_CAP_FWNMI                 0x0A
7882123b75SBharata B Rao /* Support H_RPT_INVALIDATE */
7982123b75SBharata B Rao #define SPAPR_CAP_RPT_INVALIDATE        0x0B
804e5fe368SSuraj Jitindar Singh /* Num Caps */
8182123b75SBharata B Rao #define SPAPR_CAP_NUM                   (SPAPR_CAP_RPT_INVALIDATE + 1)
824e5fe368SSuraj Jitindar Singh 
834e5fe368SSuraj Jitindar Singh /*
844e5fe368SSuraj Jitindar Singh  * Capability Values
854e5fe368SSuraj Jitindar Singh  */
864e5fe368SSuraj Jitindar Singh /* Bool Caps */
874e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_OFF                   0x00
884e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_ON                    0x01
89399b2896SSuraj Jitindar Singh 
90c76c0d30SSuraj Jitindar Singh /* Custom Caps */
91399b2896SSuraj Jitindar Singh 
92399b2896SSuraj Jitindar Singh /* Generic */
936898aed7SSuraj Jitindar Singh #define SPAPR_CAP_BROKEN                0x00
946898aed7SSuraj Jitindar Singh #define SPAPR_CAP_WORKAROUND            0x01
956898aed7SSuraj Jitindar Singh #define SPAPR_CAP_FIXED                 0x02
96399b2896SSuraj Jitindar Singh /* SPAPR_CAP_IBS (cap-ibs) */
97c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_IBS             0x02
98c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_CCD             0x03
99399b2896SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_NA              0x10 /* Lets leave a bit of a gap... */
1002d1fb9bcSDavid Gibson 
101b7573092SDaniel Henrique Barboza #define FDT_MAX_SIZE                    0x200000
10291067db1SAlexey Kardashevskiy 
1033a6e4ce6SDaniel Henrique Barboza /* Max number of GPUs per system */
10430499fddSGreg Kurz #define NVGPU_MAX_NUM              6
10530499fddSGreg Kurz 
1063a6e4ce6SDaniel Henrique Barboza /* Max number of NUMA nodes */
1073a6e4ce6SDaniel Henrique Barboza #define NUMA_NODES_MAX_NUM         (MAX_NODES + NVGPU_MAX_NUM)
1083a6e4ce6SDaniel Henrique Barboza 
1093a6e4ce6SDaniel Henrique Barboza /*
1103a6e4ce6SDaniel Henrique Barboza  * NUMA FORM1 macros. FORM1_DIST_REF_POINTS was taken from
1113a6e4ce6SDaniel Henrique Barboza  * MAX_DISTANCE_REF_POINTS in arch/powerpc/mm/numa.h from Linux
1123a6e4ce6SDaniel Henrique Barboza  * kernel source. It represents the amount of associativity domains
1133a6e4ce6SDaniel Henrique Barboza  * for non-CPU resources.
1143a6e4ce6SDaniel Henrique Barboza  *
1153a6e4ce6SDaniel Henrique Barboza  * FORM1_NUMA_ASSOC_SIZE is the base array size of an ibm,associativity
1163a6e4ce6SDaniel Henrique Barboza  * array for any non-CPU resource.
1173a6e4ce6SDaniel Henrique Barboza  */
1183a6e4ce6SDaniel Henrique Barboza #define FORM1_DIST_REF_POINTS            4
1193a6e4ce6SDaniel Henrique Barboza #define FORM1_NUMA_ASSOC_SIZE            (FORM1_DIST_REF_POINTS + 1)
1203a6e4ce6SDaniel Henrique Barboza 
121ce2918cbSDavid Gibson typedef struct SpaprCapabilities SpaprCapabilities;
122ce2918cbSDavid Gibson struct SpaprCapabilities {
1234e5fe368SSuraj Jitindar Singh     uint8_t caps[SPAPR_CAP_NUM];
12433face6bSDavid Gibson };
12533face6bSDavid Gibson 
12633face6bSDavid Gibson /**
127ce2918cbSDavid Gibson  * SpaprMachineClass:
128183930c0SDavid Gibson  */
129ce2918cbSDavid Gibson struct SpaprMachineClass {
130183930c0SDavid Gibson     /*< private >*/
131183930c0SDavid Gibson     MachineClass parent_class;
132183930c0SDavid Gibson 
133183930c0SDavid Gibson     /*< public >*/
134224245bfSDavid Gibson     bool dr_lmb_enabled;       /* enable dynamic-reconfig/hotplug of LMBs */
135962b6c36SMichael Roth     bool dr_phb_enabled;       /* enable dynamic-reconfig/hotplug of PHBs */
136fea35ca4SAlexey Kardashevskiy     bool update_dt_enabled;    /* enable KVMPPC_H_UPDATE_DT */
13757040d45SThomas Huth     bool use_ohci_by_default;  /* use USB-OHCI instead of XHCI */
13846f7afa3SGreg Kurz     bool pre_2_10_has_unused_icps;
13982cffa2eSCédric Le Goater     bool legacy_irq_allocation;
14054255c1fSDavid Gibson     uint32_t nr_xirqs;
1410a794529SDavid Gibson     bool broken_host_serial_model; /* present real host info to the guest */
1423725ef1aSGreg Kurz     bool pre_4_1_migration; /* don't migrate hpt-max-page-size */
1436c3829a2SAlexey Kardashevskiy     bool linux_pci_probe;
14429cb4187SGreg Kurz     bool smp_threads_vsmt; /* set VSMT to smp_threads by default */
1451052ab67SDavid Gibson     hwaddr rma_limit;          /* clamp the RMA to this size */
146a6030d7eSReza Arbab     bool pre_5_1_assoc_refpoints;
14729bfe52aSDaniel Henrique Barboza     bool pre_5_2_numa_associativity;
14882cffa2eSCédric Le Goater 
149f5598c92SGreg Kurz     bool (*phb_placement)(SpaprMachineState *spapr, uint32_t index,
150daa23699SDavid Gibson                           uint64_t *buid, hwaddr *pio,
151daa23699SDavid Gibson                           hwaddr *mmio32, hwaddr *mmio64,
152ec132efaSAlexey Kardashevskiy                           unsigned n_dma, uint32_t *liobns, hwaddr *nv2gpa,
153ec132efaSAlexey Kardashevskiy                           hwaddr *nv2atsd, Error **errp);
154ce2918cbSDavid Gibson     SpaprResizeHpt resize_hpt_default;
155ce2918cbSDavid Gibson     SpaprCapabilities default_caps;
156ce2918cbSDavid Gibson     SpaprIrq *irq;
157183930c0SDavid Gibson };
15828e02042SDavid Gibson 
15928e02042SDavid Gibson /**
160ce2918cbSDavid Gibson  * SpaprMachineState:
16128e02042SDavid Gibson  */
162ce2918cbSDavid Gibson struct SpaprMachineState {
16328e02042SDavid Gibson     /*< private >*/
16428e02042SDavid Gibson     MachineState parent_obj;
16528e02042SDavid Gibson 
166ce2918cbSDavid Gibson     struct SpaprVioBus *vio_bus;
167ce2918cbSDavid Gibson     QLIST_HEAD(, SpaprPhbState) phbs;
168ce2918cbSDavid Gibson     struct SpaprNvram *nvram;
169ce2918cbSDavid Gibson     SpaprRtcState rtc;
170a3467baaSDavid Gibson 
171ce2918cbSDavid Gibson     SpaprResizeHpt resize_hpt;
172a3467baaSDavid Gibson     void *htab;
1734be21d56SDavid Gibson     uint32_t htab_shift;
174a40888baSAlexey Kardashevskiy     uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROC_TBL */
175ce2918cbSDavid Gibson     SpaprPendingHpt *pending_hpt; /* in-progress resize */
1760b0b8310SDavid Gibson 
177a8170e5eSAvi Kivity     hwaddr rma_size;
178fea35ca4SAlexey Kardashevskiy     uint32_t fdt_size;
179fea35ca4SAlexey Kardashevskiy     uint32_t fdt_initial_size;
180fea35ca4SAlexey Kardashevskiy     void *fdt_blob;
181a19f7fb0SDavid Gibson     long kernel_size;
182a19f7fb0SDavid Gibson     bool kernel_le;
18387262806SAlexey Kardashevskiy     uint64_t kernel_addr;
184a19f7fb0SDavid Gibson     uint32_t initrd_base;
185a19f7fb0SDavid Gibson     long initrd_size;
186fc8c745dSAlexey Kardashevskiy     Vof *vof;
187880ae7deSDavid Gibson     uint64_t rtc_offset; /* Now used only during incoming migration */
18898a8b524SAlexey Kardashevskiy     struct PPCTimebase tb;
1893fc5acdeSAlexander Graf     bool has_graphics;
190fa98fbfcSSam Bobroff     uint32_t vsmt;       /* Virtual SMT mode (KVM's "core stride") */
19174d042e5SDavid Gibson 
19274d042e5SDavid Gibson     Notifier epow_notifier;
193ce2918cbSDavid Gibson     QTAILQ_HEAD(, SpaprEventLogEntry) pending_events;
194ffbb1705SMichael Roth     bool use_hotplug_event_source;
195ce2918cbSDavid Gibson     SpaprEventSource *event_sources;
1964be21d56SDavid Gibson 
1977843c0d6SDavid Gibson     /* ibm,client-architecture-support option negotiation */
198daa36379SDavid Gibson     bool cas_pre_isa3_guest;
199ce2918cbSDavid Gibson     SpaprOptionVector *ov5;         /* QEMU-supported option vectors */
200ce2918cbSDavid Gibson     SpaprOptionVector *ov5_cas;     /* negotiated (via CAS) option vectors */
2017843c0d6SDavid Gibson     uint32_t max_compat_pvr;
2027843c0d6SDavid Gibson 
2034be21d56SDavid Gibson     /* Migration state */
2044be21d56SDavid Gibson     int htab_save_index;
2054be21d56SDavid Gibson     bool htab_first_pass;
206e68cb8b4SAlexey Kardashevskiy     int htab_fd;
20746503c2bSMichael Roth 
2080cffce56SDavid Gibson     /* Pending DIMM unplug cache. It is populated when a LMB
2090cffce56SDavid Gibson      * unplug starts. It can be regenerated if a migration
2100cffce56SDavid Gibson      * occurs during the unplug process. */
211ce2918cbSDavid Gibson     QTAILQ_HEAD(, SpaprDimmState) pending_dimm_unplugs;
2120cffce56SDavid Gibson 
2138af7e1feSNicholas Piggin     /* State related to FWNMI option */
2148af7e1feSNicholas Piggin 
215edfdbf9cSNicholas Piggin     /* System Reset and Machine Check Notification Routine addresses
2168af7e1feSNicholas Piggin      * registered by "ibm,nmi-register" RTAS call.
2179ac703acSAravinda Prasad      */
218edfdbf9cSNicholas Piggin     target_ulong fwnmi_system_reset_addr;
2198af7e1feSNicholas Piggin     target_ulong fwnmi_machine_check_addr;
2208af7e1feSNicholas Piggin 
2218af7e1feSNicholas Piggin     /* Machine Check FWNMI synchronization, fwnmi_machine_check_interlock is
2228af7e1feSNicholas Piggin      * set to -1 if a FWNMI machine check is not in progress, else is set to
2238af7e1feSNicholas Piggin      * the CPU that was delivered the machine check, and is set back to -1
2248af7e1feSNicholas Piggin      * when that CPU makes an "ibm,nmi-interlock" RTAS call. The cond is used
2258af7e1feSNicholas Piggin      * to synchronize other CPUs.
2268af7e1feSNicholas Piggin      */
2278af7e1feSNicholas Piggin     int fwnmi_machine_check_interlock;
2288af7e1feSNicholas Piggin     QemuCond fwnmi_machine_check_interlock_cond;
2299ac703acSAravinda Prasad 
2303bf0844fSGreg Kurz     /* Set by -boot */
2313bf0844fSGreg Kurz     char *boot_device;
2323bf0844fSGreg Kurz 
23328e02042SDavid Gibson     /*< public >*/
23428e02042SDavid Gibson     char *kvm_type;
23527461d69SPrasad J Pandit     char *host_model;
23627461d69SPrasad J Pandit     char *host_serial;
237852ad27eSCédric Le Goater 
23882cffa2eSCédric Le Goater     int32_t irq_map_nr;
23982cffa2eSCédric Le Goater     unsigned long *irq_map;
240ce2918cbSDavid Gibson     SpaprIrq *irq;
241872ff3deSCédric Le Goater     qemu_irq *qirqs;
24281106dddSDavid Gibson     SpaprInterruptController *active_intc;
24381106dddSDavid Gibson     ICSState *ics;
24481106dddSDavid Gibson     SpaprXive *xive;
24533face6bSDavid Gibson 
2464e5fe368SSuraj Jitindar Singh     bool cmd_line_caps[SPAPR_CAP_NUM];
247ce2918cbSDavid Gibson     SpaprCapabilities def, eff, mig;
248ec132efaSAlexey Kardashevskiy 
249ec132efaSAlexey Kardashevskiy     unsigned gpu_numa_id;
2500fb6bd07SMichael Roth     SpaprTpmProxy *tpm_proxy;
2512500fb42SAravinda Prasad 
252*a165ac67SDaniel Henrique Barboza     uint32_t FORM1_assoc_array[NUMA_NODES_MAX_NUM][FORM1_NUMA_ASSOC_SIZE];
253f1aa45ffSDaniel Henrique Barboza 
2542500fb42SAravinda Prasad     Error *fwnmi_migration_blocker;
25528e02042SDavid Gibson };
2569fdf0c29SDavid Gibson 
2579fdf0c29SDavid Gibson #define H_SUCCESS         0
2589fdf0c29SDavid Gibson #define H_BUSY            1        /* Hardware busy -- retry later */
2599fdf0c29SDavid Gibson #define H_CLOSED          2        /* Resource closed */
2609fdf0c29SDavid Gibson #define H_NOT_AVAILABLE   3
2619fdf0c29SDavid Gibson #define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
2629fdf0c29SDavid Gibson #define H_PARTIAL         5
2639fdf0c29SDavid Gibson #define H_IN_PROGRESS     14       /* Kind of like busy */
2649fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15
2659fdf0c29SDavid Gibson #define H_PARTIAL_STORE   16
2669fdf0c29SDavid Gibson #define H_PENDING         17       /* returned from H_POLL_PENDING */
2679fdf0c29SDavid Gibson #define H_CONTINUE        18       /* Returned from H_Join on success */
2689fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
2699fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
2709fdf0c29SDavid Gibson                                                  is a good time to retry */
2719fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
2729fdf0c29SDavid Gibson                                                  is a good time to retry */
2739fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
2749fdf0c29SDavid Gibson                                                  is a good time to retry */
2759fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
2769fdf0c29SDavid Gibson                                                  is a good time to retry */
2779fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
2789fdf0c29SDavid Gibson                                                  is a good time to retry */
2799fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
2809fdf0c29SDavid Gibson                                                  is a good time to retry */
2819fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
2829fdf0c29SDavid Gibson #define H_HARDWARE        -1       /* Hardware error */
2839fdf0c29SDavid Gibson #define H_FUNCTION        -2       /* Function not supported */
2849fdf0c29SDavid Gibson #define H_PRIVILEGE       -3       /* Caller not privileged */
2859fdf0c29SDavid Gibson #define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
2869fdf0c29SDavid Gibson #define H_BAD_MODE        -5       /* Illegal msr value */
2879fdf0c29SDavid Gibson #define H_PTEG_FULL       -6       /* PTEG is full */
2889fdf0c29SDavid Gibson #define H_NOT_FOUND       -7       /* PTE was not found" */
2899fdf0c29SDavid Gibson #define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
2909fdf0c29SDavid Gibson #define H_NO_MEM          -9
2919fdf0c29SDavid Gibson #define H_AUTHORITY       -10
2929fdf0c29SDavid Gibson #define H_PERMISSION      -11
2939fdf0c29SDavid Gibson #define H_DROPPED         -12
2949fdf0c29SDavid Gibson #define H_SOURCE_PARM     -13
2959fdf0c29SDavid Gibson #define H_DEST_PARM       -14
2969fdf0c29SDavid Gibson #define H_REMOTE_PARM     -15
2979fdf0c29SDavid Gibson #define H_RESOURCE        -16
2989fdf0c29SDavid Gibson #define H_ADAPTER_PARM    -17
2999fdf0c29SDavid Gibson #define H_RH_PARM         -18
3009fdf0c29SDavid Gibson #define H_RCQ_PARM        -19
3019fdf0c29SDavid Gibson #define H_SCQ_PARM        -20
3029fdf0c29SDavid Gibson #define H_EQ_PARM         -21
3039fdf0c29SDavid Gibson #define H_RT_PARM         -22
3049fdf0c29SDavid Gibson #define H_ST_PARM         -23
3059fdf0c29SDavid Gibson #define H_SIGT_PARM       -24
3069fdf0c29SDavid Gibson #define H_TOKEN_PARM      -25
3079fdf0c29SDavid Gibson #define H_MLENGTH_PARM    -27
3089fdf0c29SDavid Gibson #define H_MEM_PARM        -28
3099fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29
3109fdf0c29SDavid Gibson #define H_ATTR_PARM       -30
3119fdf0c29SDavid Gibson #define H_PORT_PARM       -31
3129fdf0c29SDavid Gibson #define H_MCG_PARM        -32
3139fdf0c29SDavid Gibson #define H_VL_PARM         -33
3149fdf0c29SDavid Gibson #define H_TSIZE_PARM      -34
3159fdf0c29SDavid Gibson #define H_TRACE_PARM      -35
3169fdf0c29SDavid Gibson 
3179fdf0c29SDavid Gibson #define H_MASK_PARM       -37
3189fdf0c29SDavid Gibson #define H_MCG_FULL        -38
3199fdf0c29SDavid Gibson #define H_ALIAS_EXIST     -39
3209fdf0c29SDavid Gibson #define H_P_COUNTER       -40
3219fdf0c29SDavid Gibson #define H_TABLE_FULL      -41
3229fdf0c29SDavid Gibson #define H_ALT_TABLE       -42
3239fdf0c29SDavid Gibson #define H_MR_CONDITION    -43
3249fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44
3259fdf0c29SDavid Gibson #define H_R_STATE         -45
3269fdf0c29SDavid Gibson #define H_RESCINDEND      -46
32742561bf2SAnton Blanchard #define H_P2              -55
32842561bf2SAnton Blanchard #define H_P3              -56
32942561bf2SAnton Blanchard #define H_P4              -57
33042561bf2SAnton Blanchard #define H_P5              -58
33142561bf2SAnton Blanchard #define H_P6              -59
33242561bf2SAnton Blanchard #define H_P7              -60
33342561bf2SAnton Blanchard #define H_P8              -61
33442561bf2SAnton Blanchard #define H_P9              -62
335b5fca656SShivaprasad G Bhat #define H_OVERLAP         -68
33642561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256
3379fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005
3389fdf0c29SDavid Gibson 
3399fdf0c29SDavid Gibson 
3409fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware
3419fdf0c29SDavid Gibson  * when a call cannot be completed now, but the identical call
3429fdf0c29SDavid Gibson  * should be retried later.  This prevents calls blocking in the
3439fdf0c29SDavid Gibson  * firmware for long periods of time.  Annoyingly the firmware can return
3449fdf0c29SDavid Gibson  * a range of return codes, hinting at how long we should wait before
3459fdf0c29SDavid Gibson  * retrying.  If you don't care for the hint, the macro below is a good
3469fdf0c29SDavid Gibson  * way to check for the long_busy return codes
3479fdf0c29SDavid Gibson  */
3489fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
3499fdf0c29SDavid Gibson                             && (x <= H_LONG_BUSY_END_RANGE))
3509fdf0c29SDavid Gibson 
3519fdf0c29SDavid Gibson /* Flags */
3529fdf0c29SDavid Gibson #define H_LARGE_PAGE      (1ULL<<(63-16))
3539fdf0c29SDavid Gibson #define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
3549fdf0c29SDavid Gibson #define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
3559fdf0c29SDavid Gibson #define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
3569fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
3579fdf0c29SDavid Gibson #define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
3589fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
3599fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
3609fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
3619fdf0c29SDavid Gibson #define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
3629fdf0c29SDavid Gibson #define H_ANDCOND         (1ULL<<(63-33))
3639fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
3649fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
3659fdf0c29SDavid Gibson #define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
3669fdf0c29SDavid Gibson #define H_COPY_PAGE       (1ULL<<(63-49))
3679fdf0c29SDavid Gibson #define H_N               (1ULL<<(63-61))
3689fdf0c29SDavid Gibson #define H_PP1             (1ULL<<(63-62))
3699fdf0c29SDavid Gibson #define H_PP2             (1ULL<<(63-63))
3709fdf0c29SDavid Gibson 
371a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */
372a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR           1
373a7913d5eSRavi Bangoria #define H_SET_MODE_RESOURCE_SET_DAWR0           2
374a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE     3
375a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE                  4
376a46622fdSAlexey Kardashevskiy 
377a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */
37842561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG    0
37942561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1
38042561bf2SAnton Blanchard 
3819fdf0c29SDavid Gibson /* VASI States */
3829fdf0c29SDavid Gibson #define H_VASI_INVALID    0
3839fdf0c29SDavid Gibson #define H_VASI_ENABLED    1
3849fdf0c29SDavid Gibson #define H_VASI_ABORTED    2
3859fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3
3869fdf0c29SDavid Gibson #define H_VASI_SUSPENDED  4
3879fdf0c29SDavid Gibson #define H_VASI_RESUMED    5
3889fdf0c29SDavid Gibson #define H_VASI_COMPLETED  6
3899fdf0c29SDavid Gibson 
3909fdf0c29SDavid Gibson /* DABRX flags */
3919fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
3929fdf0c29SDavid Gibson #define H_DABRX_KERNEL     (1ULL<<(63-62))
3939fdf0c29SDavid Gibson #define H_DABRX_USER       (1ULL<<(63-63))
3949fdf0c29SDavid Gibson 
3958acc2ae5SSuraj Jitindar Singh /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */
3968acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_SPEC_BAR_ORI31               PPC_BIT(0)
3978acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTRL_SERIALISED            PPC_BIT(1)
3988acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_ORI30              PPC_BIT(2)
3998acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_TRIG2              PPC_BIT(3)
4008acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_THREAD_PRIV              PPC_BIT(4)
4018acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_HON_BRANCH_HINTS             PPC_BIT(5)
4028acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_THR_RECONF_TRIG              PPC_BIT(6)
403c76c0d30SSuraj Jitindar Singh #define H_CPU_CHAR_CACHE_COUNT_DIS              PPC_BIT(7)
404399b2896SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTR_FLUSH_ASSIST           PPC_BIT(9)
40517fd09c0SNicholas Piggin 
4068acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_FAVOUR_SECURITY             PPC_BIT(0)
4078acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_L1D_FLUSH_PR                PPC_BIT(1)
4088acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR           PPC_BIT(2)
409399b2896SSuraj Jitindar Singh #define H_CPU_BEHAV_FLUSH_COUNT_CACHE           PPC_BIT(5)
41017fd09c0SNicholas Piggin #define H_CPU_BEHAV_NO_L1D_FLUSH_ENTRY          PPC_BIT(7)
41117fd09c0SNicholas Piggin #define H_CPU_BEHAV_NO_L1D_FLUSH_UACCESS        PPC_BIT(8)
4128acc2ae5SSuraj Jitindar Singh 
41366a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */
4149fdf0c29SDavid Gibson #define H_CB_ALIGNMENT     4096
4159fdf0c29SDavid Gibson 
4169fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */
4179fdf0c29SDavid Gibson #define H_REMOVE                0x04
4189fdf0c29SDavid Gibson #define H_ENTER                 0x08
4199fdf0c29SDavid Gibson #define H_READ                  0x0c
4209fdf0c29SDavid Gibson #define H_CLEAR_MOD             0x10
4219fdf0c29SDavid Gibson #define H_CLEAR_REF             0x14
4229fdf0c29SDavid Gibson #define H_PROTECT               0x18
4239fdf0c29SDavid Gibson #define H_GET_TCE               0x1c
4249fdf0c29SDavid Gibson #define H_PUT_TCE               0x20
4259fdf0c29SDavid Gibson #define H_SET_SPRG0             0x24
4269fdf0c29SDavid Gibson #define H_SET_DABR              0x28
4279fdf0c29SDavid Gibson #define H_PAGE_INIT             0x2c
4289fdf0c29SDavid Gibson #define H_SET_ASR               0x30
4299fdf0c29SDavid Gibson #define H_ASR_ON                0x34
4309fdf0c29SDavid Gibson #define H_ASR_OFF               0x38
4319fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD       0x3c
4329fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE      0x40
4339fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD    0x44
4349fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE   0x48
4359fdf0c29SDavid Gibson #define H_LOGICAL_ICBI          0x4c
4369fdf0c29SDavid Gibson #define H_LOGICAL_DCBF          0x50
4379fdf0c29SDavid Gibson #define H_GET_TERM_CHAR         0x54
4389fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR         0x58
4399fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL       0x5c
4409fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA       0x60
4419fdf0c29SDavid Gibson #define H_EOI                   0x64
4429fdf0c29SDavid Gibson #define H_CPPR                  0x68
4439fdf0c29SDavid Gibson #define H_IPI                   0x6c
4449fdf0c29SDavid Gibson #define H_IPOLL                 0x70
4459fdf0c29SDavid Gibson #define H_XIRR                  0x74
4469fdf0c29SDavid Gibson #define H_PERFMON               0x7c
4479fdf0c29SDavid Gibson #define H_MIGRATE_DMA           0x78
4489fdf0c29SDavid Gibson #define H_REGISTER_VPA          0xDC
4499fdf0c29SDavid Gibson #define H_CEDE                  0xE0
4509fdf0c29SDavid Gibson #define H_CONFER                0xE4
4519fdf0c29SDavid Gibson #define H_PROD                  0xE8
4529fdf0c29SDavid Gibson #define H_GET_PPP               0xEC
4539fdf0c29SDavid Gibson #define H_SET_PPP               0xF0
4549fdf0c29SDavid Gibson #define H_PURR                  0xF4
4559fdf0c29SDavid Gibson #define H_PIC                   0xF8
4569fdf0c29SDavid Gibson #define H_REG_CRQ               0xFC
4579fdf0c29SDavid Gibson #define H_FREE_CRQ              0x100
4589fdf0c29SDavid Gibson #define H_VIO_SIGNAL            0x104
4599fdf0c29SDavid Gibson #define H_SEND_CRQ              0x108
4609fdf0c29SDavid Gibson #define H_COPY_RDMA             0x110
4619fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN  0x114
4629fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN      0x118
4639fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
4649fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN      0x120
4659fdf0c29SDavid Gibson #define H_BULK_REMOVE           0x124
4669fdf0c29SDavid Gibson #define H_MULTICAST_CTRL        0x130
4679fdf0c29SDavid Gibson #define H_SET_XDABR             0x134
4689fdf0c29SDavid Gibson #define H_STUFF_TCE             0x138
4699fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT      0x13C
4709fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
4719fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO    0x150
4729fdf0c29SDavid Gibson #define H_REGISTER_VTERM        0x154
4739fdf0c29SDavid Gibson #define H_FREE_VTERM            0x158
4749fdf0c29SDavid Gibson #define H_RESET_EVENTS          0x15C
4759fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE        0x160
4769fdf0c29SDavid Gibson #define H_FREE_RESOURCE         0x164
4779fdf0c29SDavid Gibson #define H_MODIFY_QP             0x168
4789fdf0c29SDavid Gibson #define H_QUERY_QP              0x16C
4799fdf0c29SDavid Gibson #define H_REREGISTER_PMR        0x170
4809fdf0c29SDavid Gibson #define H_REGISTER_SMR          0x174
4819fdf0c29SDavid Gibson #define H_QUERY_MR              0x178
4829fdf0c29SDavid Gibson #define H_QUERY_MW              0x17C
4839fdf0c29SDavid Gibson #define H_QUERY_HCA             0x180
4849fdf0c29SDavid Gibson #define H_QUERY_PORT            0x184
4859fdf0c29SDavid Gibson #define H_MODIFY_PORT           0x188
4869fdf0c29SDavid Gibson #define H_DEFINE_AQP1           0x18C
4879fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER      0x190
4889fdf0c29SDavid Gibson #define H_DEFINE_AQP0           0x194
4899fdf0c29SDavid Gibson #define H_RESIZE_MR             0x198
4909fdf0c29SDavid Gibson #define H_ATTACH_MCQP           0x19C
4919fdf0c29SDavid Gibson #define H_DETACH_MCQP           0x1A0
4929fdf0c29SDavid Gibson #define H_CREATE_RPT            0x1A4
4939fdf0c29SDavid Gibson #define H_REMOVE_RPT            0x1A8
4949fdf0c29SDavid Gibson #define H_REGISTER_RPAGES       0x1AC
4959fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC      0x1B0
4969fdf0c29SDavid Gibson #define H_ERROR_DATA            0x1B4
4979fdf0c29SDavid Gibson #define H_GET_HCA_INFO          0x1B8
4989fdf0c29SDavid Gibson #define H_GET_PERF_COUNT        0x1BC
4999fdf0c29SDavid Gibson #define H_MANAGE_TRACE          0x1C0
500c59704b2SSuraj Jitindar Singh #define H_GET_CPU_CHARACTERISTICS 0x1C8
5019fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
5029fdf0c29SDavid Gibson #define H_QUERY_INT_STATE       0x1E4
5039fdf0c29SDavid Gibson #define H_POLL_PENDING          0x1D8
5049fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES      0x244
5059fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP         0x250
5069fdf0c29SDavid Gibson #define H_QUERY_HEA_QP          0x254
5079fdf0c29SDavid Gibson #define H_QUERY_HEA             0x258
5089fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT        0x25C
5099fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT       0x260
5109fdf0c29SDavid Gibson #define H_REG_BCMC              0x264
5119fdf0c29SDavid Gibson #define H_DEREG_BCMC            0x268
5129fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES   0x26C
5139fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA   0x270
5149fdf0c29SDavid Gibson #define H_GET_HEA_INFO          0x274
5159fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE    0x278
5169fdf0c29SDavid Gibson #define H_ADD_CONN              0x284
5179fdf0c29SDavid Gibson #define H_DEL_CONN              0x288
5189fdf0c29SDavid Gibson #define H_JOIN                  0x298
5199fdf0c29SDavid Gibson #define H_VASI_STATE            0x2A4
5209fdf0c29SDavid Gibson #define H_ENABLE_CRQ            0x2B0
5219fdf0c29SDavid Gibson #define H_GET_EM_PARMS          0x2B8
5229fdf0c29SDavid Gibson #define H_SET_MPP               0x2D0
5239fdf0c29SDavid Gibson #define H_GET_MPP               0x2D4
524c24ba3d0SLaurent Vivier #define H_HOME_NODE_ASSOCIATIVITY 0x2EC
5255d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X                0x2FC
5264d9392beSThomas Huth #define H_RANDOM                0x300
52742561bf2SAnton Blanchard #define H_SET_MODE              0x31C
52830f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE    0x36C
52930f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT     0x370
530d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB             0x374
531d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID        0x378
532d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL     0x37C
5331c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET      0x380
53423bcd5ebSCédric Le Goater 
53523bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_INFO   0x3A8
53623bcd5ebSCédric Le Goater #define H_INT_SET_SOURCE_CONFIG 0x3AC
53723bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_CONFIG 0x3B0
53823bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_INFO    0x3B4
53923bcd5ebSCédric Le Goater #define H_INT_SET_QUEUE_CONFIG  0x3B8
54023bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_CONFIG  0x3BC
54123bcd5ebSCédric Le Goater #define H_INT_SET_OS_REPORTING_LINE 0x3C0
54223bcd5ebSCédric Le Goater #define H_INT_GET_OS_REPORTING_LINE 0x3C4
54323bcd5ebSCédric Le Goater #define H_INT_ESB               0x3C8
54423bcd5ebSCédric Le Goater #define H_INT_SYNC              0x3CC
54523bcd5ebSCédric Le Goater #define H_INT_RESET             0x3D0
546b5fca656SShivaprasad G Bhat #define H_SCM_READ_METADATA     0x3E4
547b5fca656SShivaprasad G Bhat #define H_SCM_WRITE_METADATA    0x3E8
548b5fca656SShivaprasad G Bhat #define H_SCM_BIND_MEM          0x3EC
549b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_MEM        0x3F0
550b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_ALL        0x3FC
55153d7d7e2SVaibhav Jain #define H_SCM_HEALTH            0x400
55282123b75SBharata B Rao #define H_RPT_INVALIDATE        0x448
55323bcd5ebSCédric Le Goater 
55482123b75SBharata B Rao #define MAX_HCALL_OPCODE        H_RPT_INVALIDATE
5559fdf0c29SDavid Gibson 
55639ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp
55739ac8455SDavid Gibson  * as well.
55839ac8455SDavid Gibson  *
55939ac8455SDavid Gibson  * We also need some hcalls which are specific to qemu / KVM-on-POWER.
560498cd995SGreg Kurz  * We put those into the 0xf000-0xfffc range which is reserved by PAPR
561498cd995SGreg Kurz  * for "platform-specific" hcalls.
56239ac8455SDavid Gibson  */
56339ac8455SDavid Gibson #define KVMPPC_HCALL_BASE       0xf000
56439ac8455SDavid Gibson #define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
565c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
5662a6593cbSAlexey Kardashevskiy /* Client Architecture support */
5672a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS            (KVMPPC_HCALL_BASE + 0x2)
568fea35ca4SAlexey Kardashevskiy #define KVMPPC_H_UPDATE_DT      (KVMPPC_HCALL_BASE + 0x3)
569fc8c745dSAlexey Kardashevskiy /* 0x4 was used for KVMPPC_H_UPDATE_PHANDLE in SLOF */
570fc8c745dSAlexey Kardashevskiy #define KVMPPC_H_VOF_CLIENT     (KVMPPC_HCALL_BASE + 0x5)
571fc8c745dSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX        KVMPPC_H_VOF_CLIENT
57239ac8455SDavid Gibson 
5730fb6bd07SMichael Roth /*
5740fb6bd07SMichael Roth  * The hcall range 0xEF00 to 0xEF80 is reserved for use in facilitating
5750fb6bd07SMichael Roth  * Secure VM mode via an Ultravisor / Protected Execution Facility
5760fb6bd07SMichael Roth  */
5770fb6bd07SMichael Roth #define SVM_HCALL_BASE              0xEF00
5780fb6bd07SMichael Roth #define SVM_H_TPM_COMM              0xEF10
5790fb6bd07SMichael Roth #define SVM_HCALL_MAX               SVM_H_TPM_COMM
5800fb6bd07SMichael Roth 
5810fb6bd07SMichael Roth 
582ce2918cbSDavid Gibson typedef struct SpaprDeviceTreeUpdateHeader {
5832a6593cbSAlexey Kardashevskiy     uint32_t version_id;
584ce2918cbSDavid Gibson } SpaprDeviceTreeUpdateHeader;
5852a6593cbSAlexey Kardashevskiy 
5869fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \
587aaf87c66SThomas Huth     do { \
588aaf87c66SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
589aaf87c66SThomas Huth     } while (0)
5909fdf0c29SDavid Gibson 
591ce2918cbSDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, SpaprMachineState *sm,
5929fdf0c29SDavid Gibson                                        target_ulong opcode,
5939fdf0c29SDavid Gibson                                        target_ulong *args);
5949fdf0c29SDavid Gibson 
5959fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
596aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
5979fdf0c29SDavid Gibson                              target_ulong *args);
598962104f0SLucas Mateus Castro (alqotel) target_ulong softmmu_resize_hpt_prepare(PowerPCCPU *cpu, SpaprMachineState *spapr,
599962104f0SLucas Mateus Castro (alqotel)                                          target_ulong shift);
600962104f0SLucas Mateus Castro (alqotel) target_ulong softmmu_resize_hpt_commit(PowerPCCPU *cpu, SpaprMachineState *spapr,
601962104f0SLucas Mateus Castro (alqotel)                                         target_ulong flags, target_ulong shift);
602962104f0SLucas Mateus Castro (alqotel) bool is_ram_address(SpaprMachineState *spapr, hwaddr addr);
603962104f0SLucas Mateus Castro (alqotel) void push_sregs_to_kvm_pr(SpaprMachineState *spapr);
6049fdf0c29SDavid Gibson 
60503ef074cSNicholas Piggin /* Virtual Processor Area structure constants */
60603ef074cSNicholas Piggin #define VPA_MIN_SIZE           640
60703ef074cSNicholas Piggin #define VPA_SIZE_OFFSET        0x4
60803ef074cSNicholas Piggin #define VPA_SHARED_PROC_OFFSET 0x9
60903ef074cSNicholas Piggin #define VPA_SHARED_PROC_VAL    0x2
61003ef074cSNicholas Piggin #define VPA_DISPATCH_COUNTER   0x100
61103ef074cSNicholas Piggin 
612ee954280SGavin Shan /* ibm,set-eeh-option */
613ee954280SGavin Shan #define RTAS_EEH_DISABLE                 0
614ee954280SGavin Shan #define RTAS_EEH_ENABLE                  1
615ee954280SGavin Shan #define RTAS_EEH_THAW_IO                 2
616ee954280SGavin Shan #define RTAS_EEH_THAW_DMA                3
617ee954280SGavin Shan 
618ee954280SGavin Shan /* ibm,get-config-addr-info2 */
619ee954280SGavin Shan #define RTAS_GET_PE_ADDR                 0
620ee954280SGavin Shan #define RTAS_GET_PE_MODE                 1
621ee954280SGavin Shan #define RTAS_PE_MODE_NONE                0
622ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED          1
623ee954280SGavin Shan #define RTAS_PE_MODE_SHARED              2
624ee954280SGavin Shan 
625ee954280SGavin Shan /* ibm,read-slot-reset-state2 */
626ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL         0
627ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET          1
628ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
629ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA    4
630ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL        5
631ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT             0
632ee954280SGavin Shan #define RTAS_EEH_SUPPORT                 1
633ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO         1000
634ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO         0
635ee954280SGavin Shan 
636ee954280SGavin Shan /* ibm,set-slot-reset */
637ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE       0
638ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT              1
639ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL      3
640ee954280SGavin Shan 
641ee954280SGavin Shan /* ibm,slot-error-detail */
642ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG           1
643ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG           2
644ee954280SGavin Shan 
645a64d325dSAlexey Kardashevskiy /* RTAS return codes */
646a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS                        0
647a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND                1
648a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR                       -1
649a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY                           -2
650a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR                    -3
6513ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED                  -3
6529d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR              -3
6533ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED                 -9002
654c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR            -9999
655a64d325dSAlexey Kardashevskiy 
656ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */
657ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K       0x01
658ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K      0x02
659ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M      0x04
660ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M      0x08
661ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M      0x10
662ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M     0x20
663ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M     0x40
664ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G      0x80
665ae4de14cSAlexey Kardashevskiy 
6663a3b8502SAlexey Kardashevskiy /* RTAS tokens */
6673a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE      0x2000
6683a3b8502SAlexey Kardashevskiy 
6693a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER                  (RTAS_TOKEN_BASE + 0x00)
6703a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x01)
6713a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x02)
6723a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF                          (RTAS_TOKEN_BASE + 0x03)
6733a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT                      (RTAS_TOKEN_BASE + 0x04)
6743a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE            (RTAS_TOKEN_BASE + 0x05)
6753a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU                          (RTAS_TOKEN_BASE + 0x06)
6763a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF                          (RTAS_TOKEN_BASE + 0x07)
6773a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x08)
6783a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x09)
6793a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE                       (RTAS_TOKEN_BASE + 0x0A)
6803a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE                       (RTAS_TOKEN_BASE + 0x0B)
6813a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF                        (RTAS_TOKEN_BASE + 0x0C)
6823a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON                         (RTAS_TOKEN_BASE + 0x0D)
6833a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION                    (RTAS_TOKEN_BASE + 0x0E)
6843a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN                         (RTAS_TOKEN_BASE + 0x0F)
6853a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS                 (RTAS_TOKEN_BASE + 0x10)
6863a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE                            (RTAS_TOKEN_BASE + 0x11)
6873a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH                        (RTAS_TOKEN_BASE + 0x12)
6883a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE                        (RTAS_TOKEN_BASE + 0x13)
6893a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG                    (RTAS_TOKEN_BASE + 0x14)
6903a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG                   (RTAS_TOKEN_BASE + 0x15)
6913a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG                (RTAS_TOKEN_BASE + 0x16)
6923a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG               (RTAS_TOKEN_BASE + 0x17)
6933a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER  (RTAS_TOKEN_BASE + 0x18)
6943a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI                     (RTAS_TOKEN_BASE + 0x19)
6953a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR                      (RTAS_TOKEN_BASE + 0x1A)
6963a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1B)
6973a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1C)
6983a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE                   (RTAS_TOKEN_BASE + 0x1D)
6993a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR            (RTAS_TOKEN_BASE + 0x1E)
7003a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM                        (RTAS_TOKEN_BASE + 0x1F)
701ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION                 (RTAS_TOKEN_BASE + 0x20)
702ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2          (RTAS_TOKEN_BASE + 0x21)
703ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2         (RTAS_TOKEN_BASE + 0x22)
704ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET                 (RTAS_TOKEN_BASE + 0x23)
705ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE                   (RTAS_TOKEN_BASE + 0x24)
706ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL              (RTAS_TOKEN_BASE + 0x25)
707ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x26)
708ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x27)
709ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x28)
710ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x29)
71193eac7b8SNicholas Piggin #define RTAS_IBM_SUSPEND_ME                     (RTAS_TOKEN_BASE + 0x2A)
712f03496bcSAravinda Prasad #define RTAS_IBM_NMI_REGISTER                   (RTAS_TOKEN_BASE + 0x2B)
713f03496bcSAravinda Prasad #define RTAS_IBM_NMI_INTERLOCK                  (RTAS_TOKEN_BASE + 0x2C)
7143a3b8502SAlexey Kardashevskiy 
715f03496bcSAravinda Prasad #define RTAS_TOKEN_MAX                          (RTAS_TOKEN_BASE + 0x2D)
7163a3b8502SAlexey Kardashevskiy 
7173052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */
7183b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS      20
7193052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE        42
720b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID                        48
7213052d951SSam bobroff 
7228c8639dfSMike Day /* RTAS indicator/sensor types
7238c8639dfSMike Day  *
7248c8639dfSMike Day  * as defined by PAPR+ 2.7 7.3.5.4, Table 41
7258c8639dfSMike Day  *
7268c8639dfSMike Day  * NOTE: currently only DR-related sensors are implemented here
7278c8639dfSMike Day  */
7288c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE        9001
7298c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR                     9002
7308c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE       9003
7318c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
7328c8639dfSMike Day 
7333052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter
7343052d951SSam bobroff  * of the RTAS ibm,get-system-parameter call.
7353052d951SSam bobroff  */
7363052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED  0
7373052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
7383052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
7393052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC  3
7403052d951SSam bobroff 
7414fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr)
7424fe822e0SAlexey Kardashevskiy {
7434fe822e0SAlexey Kardashevskiy     return addr & ~0xF000000000000000ULL;
7444fe822e0SAlexey Kardashevskiy }
7454fe822e0SAlexey Kardashevskiy 
74639ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n)
74739ac8455SDavid Gibson {
748fdfba1a2SEdgar E. Iglesias     return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n));
74939ac8455SDavid Gibson }
75039ac8455SDavid Gibson 
751a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n)
752a14aa92bSGavin Shan {
753a14aa92bSGavin Shan     return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
754a14aa92bSGavin Shan }
755a14aa92bSGavin Shan 
75639ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val)
75739ac8455SDavid Gibson {
758ab1da857SEdgar E. Iglesias     stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val);
75939ac8455SDavid Gibson }
76039ac8455SDavid Gibson 
761ce2918cbSDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, SpaprMachineState *sm,
762210b580bSAnthony Liguori                               uint32_t token,
76339ac8455SDavid Gibson                               uint32_t nargs, target_ulong args,
76439ac8455SDavid Gibson                               uint32_t nret, target_ulong rets);
7653a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
766ce2918cbSDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, SpaprMachineState *sm,
76739ac8455SDavid Gibson                              uint32_t token, uint32_t nargs, target_ulong args,
76839ac8455SDavid Gibson                              uint32_t nret, target_ulong rets);
7693f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas);
770ce2918cbSDavid Gibson void spapr_load_rtas(SpaprMachineState *spapr, void *fdt, hwaddr addr);
77139ac8455SDavid Gibson 
772ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT   12
773ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
774ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
775ad0ebb91SDavid Gibson 
776ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN    0x00000000
7774290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg)    (0x00000000 | (reg))
778c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \
779c8545818SAlexey Kardashevskiy     (0x80000000 | ((phb_index) << 8) | (window_num))
780d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn)   (!!((liobn) & 0x80000000))
781c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
782ad0ebb91SDavid Gibson 
7837381c5d1SAlexey Kardashevskiy #define RTAS_MIN_SIZE           20 /* hv_rtas_size in SLOF */
78474d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX      2048
78574d042e5SDavid Gibson 
78681fe70e4SAravinda Prasad /* Offset from rtas-base where error log is placed */
78781fe70e4SAravinda Prasad #define RTAS_ERROR_LOG_OFFSET       0x30
78881fe70e4SAravinda Prasad 
78979853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE    1
79079853e18STyrel Datwyler 
791bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related
792bb2d8ab6SGreg Kurz  * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie,
793bb2d8ab6SGreg Kurz  * VIO devices, RTAS event sources and PHBs).
794bb2d8ab6SGreg Kurz  */
7955c7adcf4SGreg Kurz static inline void spapr_dt_irq(uint32_t *intspec, int irq, bool is_lsi)
796bb2d8ab6SGreg Kurz {
797bb2d8ab6SGreg Kurz     intspec[0] = cpu_to_be32(irq);
798bb2d8ab6SGreg Kurz     intspec[1] = is_lsi ? cpu_to_be32(1) : 0;
799bb2d8ab6SGreg Kurz }
800bb2d8ab6SGreg Kurz 
80174d042e5SDavid Gibson 
802a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
8038063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprTceTable, SPAPR_TCE_TABLE)
804a83000f5SAnthony Liguori 
8051221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region"
8068110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(IOMMUMemoryRegion, SPAPR_IOMMU_MEMORY_REGION,
8078110fa1dSEduardo Habkost                          TYPE_SPAPR_IOMMU_MEMORY_REGION)
8081221a474SAlexey Kardashevskiy 
809ce2918cbSDavid Gibson struct SpaprTceTable {
810a83000f5SAnthony Liguori     DeviceState parent;
811a83000f5SAnthony Liguori     uint32_t liobn;
812a83000f5SAnthony Liguori     uint32_t nb_table;
8131b8eceeeSAlexey Kardashevskiy     uint64_t bus_offset;
814650f33adSAlexey Kardashevskiy     uint32_t page_shift;
815a83000f5SAnthony Liguori     uint64_t *table;
816a26fdf39SAlexey Kardashevskiy     uint32_t mig_nb_table;
817a26fdf39SAlexey Kardashevskiy     uint64_t *mig_table;
818a83000f5SAnthony Liguori     bool bypass;
8196a81dd17SDavid Gibson     bool need_vfio;
8205f366667SAlexey Kardashevskiy     bool skipping_replay;
821a83000f5SAnthony Liguori     int fd;
8223df9d748SAlexey Kardashevskiy     MemoryRegion root;
8233df9d748SAlexey Kardashevskiy     IOMMUMemoryRegion iommu;
824ce2918cbSDavid Gibson     struct SpaprVioDevice *vdev; /* for @bypass migration compatibility only */
825ce2918cbSDavid Gibson     QLIST_ENTRY(SpaprTceTable) list;
826a83000f5SAnthony Liguori };
827a83000f5SAnthony Liguori 
828ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn);
82931fe14d1SNathan Fontenot 
830ce2918cbSDavid Gibson struct SpaprEventLogEntry {
831fd38804bSDaniel Henrique Barboza     uint32_t summary;
832fd38804bSDaniel Henrique Barboza     uint32_t extended_length;
833fd38804bSDaniel Henrique Barboza     void *extended_log;
834ce2918cbSDavid Gibson     QTAILQ_ENTRY(SpaprEventLogEntry) next;
83531fe14d1SNathan Fontenot };
83631fe14d1SNathan Fontenot 
8370c21e073SDavid Gibson void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space);
838ce2918cbSDavid Gibson void spapr_events_init(SpaprMachineState *sm);
839ce2918cbSDavid Gibson void spapr_dt_events(SpaprMachineState *sm, void *fdt);
840ce2918cbSDavid Gibson void close_htab_fd(SpaprMachineState *spapr);
8418897ea5aSDavid Gibson void spapr_setup_hpt(SpaprMachineState *spapr);
842ce2918cbSDavid Gibson void spapr_free_hpt(SpaprMachineState *spapr);
843068479e1SFabiano Rosas void spapr_check_mmu_mode(bool guest_radix);
844ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn);
845ce2918cbSDavid Gibson void spapr_tce_table_enable(SpaprTceTable *tcet,
846df7625d4SAlexey Kardashevskiy                             uint32_t page_shift, uint64_t bus_offset,
847df7625d4SAlexey Kardashevskiy                             uint32_t nb_table);
848ce2918cbSDavid Gibson void spapr_tce_table_disable(SpaprTceTable *tcet);
849ce2918cbSDavid Gibson void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio);
850c10325d6SDavid Gibson 
851ce2918cbSDavid Gibson MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet);
852ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname,
8535c4cbcf2SAlexey Kardashevskiy                  uint32_t liobn, uint64_t window, uint32_t size);
8545c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
855ce2918cbSDavid Gibson                       SpaprTceTable *tcet);
856c4c81d7dSGreg Kurz void spapr_pci_switch_vga(SpaprMachineState *spapr, bool big_endian);
857ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_index(SpaprDrc *drc);
858ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_index(SpaprDrc *drc);
859ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count(SpaprDrcType drc_type,
8607a36ae7aSBharata B Rao                                        uint32_t count);
861ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count(SpaprDrcType drc_type,
8627a36ae7aSBharata B Rao                                           uint32_t count);
863ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count_indexed(SpaprDrcType drc_type,
864afdbd403SBharata B Rao                                             uint32_t count, uint32_t index);
865ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count_indexed(SpaprDrcType drc_type,
866afdbd403SBharata B Rao                                                uint32_t count, uint32_t index);
8670b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize);
868a4e3a7c0SGreg Kurz int spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, Error **errp);
869ce2918cbSDavid Gibson void spapr_clear_pending_events(SpaprMachineState *spapr);
870ad334d89SGreg Kurz void spapr_clear_pending_hotplug_events(SpaprMachineState *spapr);
871eb7f80fdSDaniel Henrique Barboza void spapr_memory_unplug_rollback(SpaprMachineState *spapr, DeviceState *dev);
872ce2918cbSDavid Gibson int spapr_max_server_number(SpaprMachineState *spapr);
873a2dd4e83SBenjamin Herrenschmidt void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex,
874a2dd4e83SBenjamin Herrenschmidt                       uint64_t pte0, uint64_t pte1);
87581fe70e4SAravinda Prasad void spapr_mce_req_event(PowerPCCPU *cpu, bool recovered);
87628df36a1SDavid Gibson 
87762d38c9bSGreg Kurz /* DRC callbacks. */
87831834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev);
879ce2918cbSDavid Gibson int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
880345b12b9SGreg Kurz                            void *fdt, int *fdt_start_offset, Error **errp);
88131834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev);
882ce2918cbSDavid Gibson int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
88362d38c9bSGreg Kurz                           void *fdt, int *fdt_start_offset, Error **errp);
884bb2bdd81SGreg Kurz void spapr_phb_release(DeviceState *dev);
885ce2918cbSDavid Gibson int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
886bb2bdd81SGreg Kurz                           void *fdt, int *fdt_start_offset, Error **errp);
88731834723SDaniel Henrique Barboza 
888ce2918cbSDavid Gibson void spapr_rtc_read(SpaprRtcState *rtc, struct tm *tm, uint32_t *ns);
889ce2918cbSDavid Gibson int spapr_rtc_import_offset(SpaprRtcState *rtc, int64_t legacy_offset);
89028df36a1SDavid Gibson 
891147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng"
892ad0ebb91SDavid Gibson 
893e075623aSDavid Gibson #define SPAPR_MEMORY_BLOCK_SIZE ((hwaddr)1 << 28) /* 256MB */
894db4ef288SBharata B Rao 
8954a1c9cf0SBharata B Rao /*
8964a1c9cf0SBharata B Rao  * This defines the maximum number of DIMM slots we can have for sPAPR
8974a1c9cf0SBharata B Rao  * guest. This is not defined by sPAPR but we are defining it to 32 slots
8984a1c9cf0SBharata B Rao  * based on default number of slots provided by PowerPC kernel.
8994a1c9cf0SBharata B Rao  */
9004a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS     32
9014a1c9cf0SBharata B Rao 
902ab3dd749SPhilippe Mathieu-Daudé /* 1GB alignment for hotplug memory region */
903ab3dd749SPhilippe Mathieu-Daudé #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB)
9044a1c9cf0SBharata B Rao 
90503d196b7SBharata B Rao /*
90603d196b7SBharata B Rao  * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory
90703d196b7SBharata B Rao  * property under ibm,dynamic-reconfiguration-memory node.
90803d196b7SBharata B Rao  */
90903d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6
91003d196b7SBharata B Rao 
91103d196b7SBharata B Rao /*
912d0e5a8f2SBharata B Rao  * Defines for flag value in ibm,dynamic-memory property under
913d0e5a8f2SBharata B Rao  * ibm,dynamic-reconfiguration-memory node.
91403d196b7SBharata B Rao  */
91503d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008
916d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020
917d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080
9180911a60cSLeonardo Bras #define SPAPR_LMB_FLAGS_HOTREMOVABLE 0x00000100
91903d196b7SBharata B Rao 
9201c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg);
9211c7ad77eSNicholas Piggin 
9220b0b8310SDavid Gibson #define HTAB_SIZE(spapr)        (1ULL << ((spapr)->htab_shift))
9230b0b8310SDavid Gibson 
92414bb4486SGreg Kurz int spapr_get_vcpu_id(PowerPCCPU *cpu);
925cfdc5274SGreg Kurz bool spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp);
9262e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id);
9272e886fb3SSam Bobroff 
9284e5fe368SSuraj Jitindar Singh int spapr_caps_pre_load(void *opaque);
9294e5fe368SSuraj Jitindar Singh int spapr_caps_pre_save(void *opaque);
9304e5fe368SSuraj Jitindar Singh 
93133face6bSDavid Gibson /*
93233face6bSDavid Gibson  * Handling of optional capabilities
93333face6bSDavid Gibson  */
9344e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_htm;
9354e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_vsx;
9364e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_dfp;
9378f38eaf8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_cfpc;
93809114fd8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_sbbc;
9394be8d4e7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ibs;
94064d4a534SDavid Gibson extern const VMStateDescription vmstate_spapr_cap_hpt_maxpagesize;
941b9a477b7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv;
942c982f5cfSSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_large_decr;
9438ff43ee4SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ccf_assist;
9449d953ce4SAravinda Prasad extern const VMStateDescription vmstate_spapr_cap_fwnmi;
94582123b75SBharata B Rao extern const VMStateDescription vmstate_spapr_cap_rpt_invalidate;
946be85537dSDavid Gibson 
947ce2918cbSDavid Gibson static inline uint8_t spapr_get_cap(SpaprMachineState *spapr, int cap)
94833face6bSDavid Gibson {
9494e5fe368SSuraj Jitindar Singh     return spapr->eff.caps[cap];
95033face6bSDavid Gibson }
95133face6bSDavid Gibson 
952ce2918cbSDavid Gibson void spapr_caps_init(SpaprMachineState *spapr);
953ce2918cbSDavid Gibson void spapr_caps_apply(SpaprMachineState *spapr);
954ce2918cbSDavid Gibson void spapr_caps_cpu_apply(SpaprMachineState *spapr, PowerPCCPU *cpu);
95540c2281cSMarkus Armbruster void spapr_caps_add_properties(SpaprMachineClass *smc);
956ce2918cbSDavid Gibson int spapr_caps_post_migration(SpaprMachineState *spapr);
95733face6bSDavid Gibson 
95835dce34fSGreg Kurz bool spapr_check_pagesize(SpaprMachineState *spapr, hwaddr pagesize,
959123eec65SDavid Gibson                           Error **errp);
960db592b5bSCédric Le Goater /*
961db592b5bSCédric Le Goater  * XIVE definitions
962db592b5bSCédric Le Goater  */
963db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_LEGACY   0x0
964db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_EXPLOIT  0x40
965db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_BOTH     0x80 /* Only to advertise on the platform */
966123eec65SDavid Gibson 
96700fd075eSBenjamin Herrenschmidt void spapr_set_all_lpcrs(target_ulong value, target_ulong mask);
96881fe70e4SAravinda Prasad hwaddr spapr_get_rtas_addr(void);
96973598c75SGreg Kurz bool spapr_memory_hot_unplug_supported(SpaprMachineState *spapr);
970fc8c745dSAlexey Kardashevskiy 
97121bde1ecSAlexey Kardashevskiy void spapr_vof_reset(SpaprMachineState *spapr, void *fdt, Error **errp);
972fc8c745dSAlexey Kardashevskiy void spapr_vof_quiesce(MachineState *ms);
973fc8c745dSAlexey Kardashevskiy bool spapr_vof_setprop(MachineState *ms, const char *path, const char *propname,
974fc8c745dSAlexey Kardashevskiy                        void *val, int vallen);
975fc8c745dSAlexey Kardashevskiy target_ulong spapr_h_vof_client(PowerPCCPU *cpu, SpaprMachineState *spapr,
976fc8c745dSAlexey Kardashevskiy                                 target_ulong opcode, target_ulong *args);
977fc8c745dSAlexey Kardashevskiy target_ulong spapr_vof_client_architecture_support(MachineState *ms,
978fc8c745dSAlexey Kardashevskiy                                                    CPUState *cs,
979fc8c745dSAlexey Kardashevskiy                                                    target_ulong ovec_addr);
980fc8c745dSAlexey Kardashevskiy void spapr_vof_client_dt_finalize(SpaprMachineState *spapr, void *fdt);
981fc8c745dSAlexey Kardashevskiy 
9822a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */
983