xref: /qemu/include/hw/ppc/spapr.h (revision 9d1852ce11c888e3ad5096be505d14045d8b49ae)
19fdf0c29SDavid Gibson #if !defined(__HW_SPAPR_H__)
29fdf0c29SDavid Gibson #define __HW_SPAPR_H__
39fdf0c29SDavid Gibson 
49c17d615SPaolo Bonzini #include "sysemu/dma.h"
528e02042SDavid Gibson #include "hw/boards.h"
60d09e41aSPaolo Bonzini #include "hw/ppc/xics.h"
731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h"
8277f9acfSPaolo Bonzini 
94040ab72SDavid Gibson struct VIOsPAPRBus;
103384f95cSDavid Gibson struct sPAPRPHBState;
11639e8102SDavid Gibson struct sPAPRNVRAM;
1246503c2bSMichael Roth typedef struct sPAPRConfigureConnectorState sPAPRConfigureConnectorState;
1331fe14d1SNathan Fontenot typedef struct sPAPREventLogEntry sPAPREventLogEntry;
144040ab72SDavid Gibson 
154be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY     0x0000000000000040ULL
161b718907SDavid Gibson #define SPAPR_ENTRY_POINT       0x100
174be21d56SDavid Gibson 
18183930c0SDavid Gibson typedef struct sPAPRMachineClass sPAPRMachineClass;
1928e02042SDavid Gibson typedef struct sPAPRMachineState sPAPRMachineState;
2028e02042SDavid Gibson 
2128e02042SDavid Gibson #define TYPE_SPAPR_MACHINE      "spapr-machine"
2228e02042SDavid Gibson #define SPAPR_MACHINE(obj) \
2328e02042SDavid Gibson     OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE)
24183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \
25183930c0SDavid Gibson     OBJECT_GET_CLASS(sPAPRMachineClass, obj, TYPE_SPAPR_MACHINE)
26183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \
27183930c0SDavid Gibson     OBJECT_CLASS_CHECK(sPAPRMachineClass, klass, TYPE_SPAPR_MACHINE)
28183930c0SDavid Gibson 
29183930c0SDavid Gibson /**
30183930c0SDavid Gibson  * sPAPRMachineClass:
31183930c0SDavid Gibson  */
32183930c0SDavid Gibson struct sPAPRMachineClass {
33183930c0SDavid Gibson     /*< private >*/
34183930c0SDavid Gibson     MachineClass parent_class;
35183930c0SDavid Gibson 
36183930c0SDavid Gibson     /*< public >*/
37183930c0SDavid Gibson };
3828e02042SDavid Gibson 
3928e02042SDavid Gibson /**
4028e02042SDavid Gibson  * sPAPRMachineState:
4128e02042SDavid Gibson  */
4228e02042SDavid Gibson struct sPAPRMachineState {
4328e02042SDavid Gibson     /*< private >*/
4428e02042SDavid Gibson     MachineState parent_obj;
4528e02042SDavid Gibson 
464040ab72SDavid Gibson     struct VIOsPAPRBus *vio_bus;
473384f95cSDavid Gibson     QLIST_HEAD(, sPAPRPHBState) phbs;
48639e8102SDavid Gibson     struct sPAPRNVRAM *nvram;
49c04d6cfaSAnthony Liguori     XICSState *icp;
5028df36a1SDavid Gibson     DeviceState *rtc;
51a3467baaSDavid Gibson 
52a3467baaSDavid Gibson     void *htab;
534be21d56SDavid Gibson     uint32_t htab_shift;
54a8170e5eSAvi Kivity     hwaddr rma_size;
557f763a5dSDavid Gibson     int vrma_adjust;
56a8170e5eSAvi Kivity     hwaddr fdt_addr, rtas_addr;
57b7d1f77aSBenjamin Herrenschmidt     ssize_t rtas_size;
58b7d1f77aSBenjamin Herrenschmidt     void *rtas_blob;
59a3467baaSDavid Gibson     void *fdt_skel;
60880ae7deSDavid Gibson     uint64_t rtc_offset; /* Now used only during incoming migration */
6198a8b524SAlexey Kardashevskiy     struct PPCTimebase tb;
623fc5acdeSAlexander Graf     bool has_graphics;
6374d042e5SDavid Gibson 
6431fe14d1SNathan Fontenot     uint32_t check_exception_irq;
6574d042e5SDavid Gibson     Notifier epow_notifier;
6631fe14d1SNathan Fontenot     QTAILQ_HEAD(, sPAPREventLogEntry) pending_events;
674be21d56SDavid Gibson 
684be21d56SDavid Gibson     /* Migration state */
694be21d56SDavid Gibson     int htab_save_index;
704be21d56SDavid Gibson     bool htab_first_pass;
71e68cb8b4SAlexey Kardashevskiy     int htab_fd;
7201a57972SSamuel Mendoza-Jonas     bool htab_fd_stale;
7346503c2bSMichael Roth 
7446503c2bSMichael Roth     /* RTAS state */
7546503c2bSMichael Roth     QTAILQ_HEAD(, sPAPRConfigureConnectorState) ccs_list;
7628e02042SDavid Gibson 
7728e02042SDavid Gibson     /*< public >*/
7828e02042SDavid Gibson     char *kvm_type;
7928e02042SDavid Gibson };
809fdf0c29SDavid Gibson 
819fdf0c29SDavid Gibson #define H_SUCCESS         0
829fdf0c29SDavid Gibson #define H_BUSY            1        /* Hardware busy -- retry later */
839fdf0c29SDavid Gibson #define H_CLOSED          2        /* Resource closed */
849fdf0c29SDavid Gibson #define H_NOT_AVAILABLE   3
859fdf0c29SDavid Gibson #define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
869fdf0c29SDavid Gibson #define H_PARTIAL         5
879fdf0c29SDavid Gibson #define H_IN_PROGRESS     14       /* Kind of like busy */
889fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15
899fdf0c29SDavid Gibson #define H_PARTIAL_STORE   16
909fdf0c29SDavid Gibson #define H_PENDING         17       /* returned from H_POLL_PENDING */
919fdf0c29SDavid Gibson #define H_CONTINUE        18       /* Returned from H_Join on success */
929fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
939fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
949fdf0c29SDavid Gibson                                                  is a good time to retry */
959fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
969fdf0c29SDavid Gibson                                                  is a good time to retry */
979fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
989fdf0c29SDavid Gibson                                                  is a good time to retry */
999fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
1009fdf0c29SDavid Gibson                                                  is a good time to retry */
1019fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
1029fdf0c29SDavid Gibson                                                  is a good time to retry */
1039fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
1049fdf0c29SDavid Gibson                                                  is a good time to retry */
1059fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
1069fdf0c29SDavid Gibson #define H_HARDWARE        -1       /* Hardware error */
1079fdf0c29SDavid Gibson #define H_FUNCTION        -2       /* Function not supported */
1089fdf0c29SDavid Gibson #define H_PRIVILEGE       -3       /* Caller not privileged */
1099fdf0c29SDavid Gibson #define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
1109fdf0c29SDavid Gibson #define H_BAD_MODE        -5       /* Illegal msr value */
1119fdf0c29SDavid Gibson #define H_PTEG_FULL       -6       /* PTEG is full */
1129fdf0c29SDavid Gibson #define H_NOT_FOUND       -7       /* PTE was not found" */
1139fdf0c29SDavid Gibson #define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
1149fdf0c29SDavid Gibson #define H_NO_MEM          -9
1159fdf0c29SDavid Gibson #define H_AUTHORITY       -10
1169fdf0c29SDavid Gibson #define H_PERMISSION      -11
1179fdf0c29SDavid Gibson #define H_DROPPED         -12
1189fdf0c29SDavid Gibson #define H_SOURCE_PARM     -13
1199fdf0c29SDavid Gibson #define H_DEST_PARM       -14
1209fdf0c29SDavid Gibson #define H_REMOTE_PARM     -15
1219fdf0c29SDavid Gibson #define H_RESOURCE        -16
1229fdf0c29SDavid Gibson #define H_ADAPTER_PARM    -17
1239fdf0c29SDavid Gibson #define H_RH_PARM         -18
1249fdf0c29SDavid Gibson #define H_RCQ_PARM        -19
1259fdf0c29SDavid Gibson #define H_SCQ_PARM        -20
1269fdf0c29SDavid Gibson #define H_EQ_PARM         -21
1279fdf0c29SDavid Gibson #define H_RT_PARM         -22
1289fdf0c29SDavid Gibson #define H_ST_PARM         -23
1299fdf0c29SDavid Gibson #define H_SIGT_PARM       -24
1309fdf0c29SDavid Gibson #define H_TOKEN_PARM      -25
1319fdf0c29SDavid Gibson #define H_MLENGTH_PARM    -27
1329fdf0c29SDavid Gibson #define H_MEM_PARM        -28
1339fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29
1349fdf0c29SDavid Gibson #define H_ATTR_PARM       -30
1359fdf0c29SDavid Gibson #define H_PORT_PARM       -31
1369fdf0c29SDavid Gibson #define H_MCG_PARM        -32
1379fdf0c29SDavid Gibson #define H_VL_PARM         -33
1389fdf0c29SDavid Gibson #define H_TSIZE_PARM      -34
1399fdf0c29SDavid Gibson #define H_TRACE_PARM      -35
1409fdf0c29SDavid Gibson 
1419fdf0c29SDavid Gibson #define H_MASK_PARM       -37
1429fdf0c29SDavid Gibson #define H_MCG_FULL        -38
1439fdf0c29SDavid Gibson #define H_ALIAS_EXIST     -39
1449fdf0c29SDavid Gibson #define H_P_COUNTER       -40
1459fdf0c29SDavid Gibson #define H_TABLE_FULL      -41
1469fdf0c29SDavid Gibson #define H_ALT_TABLE       -42
1479fdf0c29SDavid Gibson #define H_MR_CONDITION    -43
1489fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44
1499fdf0c29SDavid Gibson #define H_R_STATE         -45
1509fdf0c29SDavid Gibson #define H_RESCINDEND      -46
15142561bf2SAnton Blanchard #define H_P2              -55
15242561bf2SAnton Blanchard #define H_P3              -56
15342561bf2SAnton Blanchard #define H_P4              -57
15442561bf2SAnton Blanchard #define H_P5              -58
15542561bf2SAnton Blanchard #define H_P6              -59
15642561bf2SAnton Blanchard #define H_P7              -60
15742561bf2SAnton Blanchard #define H_P8              -61
15842561bf2SAnton Blanchard #define H_P9              -62
15942561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256
1609fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005
1619fdf0c29SDavid Gibson 
1629fdf0c29SDavid Gibson 
1639fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware
1649fdf0c29SDavid Gibson  * when a call cannot be completed now, but the identical call
1659fdf0c29SDavid Gibson  * should be retried later.  This prevents calls blocking in the
1669fdf0c29SDavid Gibson  * firmware for long periods of time.  Annoyingly the firmware can return
1679fdf0c29SDavid Gibson  * a range of return codes, hinting at how long we should wait before
1689fdf0c29SDavid Gibson  * retrying.  If you don't care for the hint, the macro below is a good
1699fdf0c29SDavid Gibson  * way to check for the long_busy return codes
1709fdf0c29SDavid Gibson  */
1719fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
1729fdf0c29SDavid Gibson                             && (x <= H_LONG_BUSY_END_RANGE))
1739fdf0c29SDavid Gibson 
1749fdf0c29SDavid Gibson /* Flags */
1759fdf0c29SDavid Gibson #define H_LARGE_PAGE      (1ULL<<(63-16))
1769fdf0c29SDavid Gibson #define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
1779fdf0c29SDavid Gibson #define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
1789fdf0c29SDavid Gibson #define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
1799fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
1809fdf0c29SDavid Gibson #define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
1819fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
1829fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
1839fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
1849fdf0c29SDavid Gibson #define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
1859fdf0c29SDavid Gibson #define H_ANDCOND         (1ULL<<(63-33))
1869fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
1879fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
1889fdf0c29SDavid Gibson #define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
1899fdf0c29SDavid Gibson #define H_COPY_PAGE       (1ULL<<(63-49))
1909fdf0c29SDavid Gibson #define H_N               (1ULL<<(63-61))
1919fdf0c29SDavid Gibson #define H_PP1             (1ULL<<(63-62))
1929fdf0c29SDavid Gibson #define H_PP2             (1ULL<<(63-63))
1939fdf0c29SDavid Gibson 
194a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */
195a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR           1
196a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR            2
197a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE     3
198a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE                  4
199a46622fdSAlexey Kardashevskiy 
200a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */
20142561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG    0
20242561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1
20342561bf2SAnton Blanchard 
204d5ac4f54SAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_ADDR_TRANS_MODE */
205d5ac4f54SAlexey Kardashevskiy #define H_SET_MODE_ADDR_TRANS_NONE                  0
206d5ac4f54SAlexey Kardashevskiy #define H_SET_MODE_ADDR_TRANS_0001_8000             2
207d5ac4f54SAlexey Kardashevskiy #define H_SET_MODE_ADDR_TRANS_C000_0000_0000_4000   3
208d5ac4f54SAlexey Kardashevskiy 
2099fdf0c29SDavid Gibson /* VASI States */
2109fdf0c29SDavid Gibson #define H_VASI_INVALID    0
2119fdf0c29SDavid Gibson #define H_VASI_ENABLED    1
2129fdf0c29SDavid Gibson #define H_VASI_ABORTED    2
2139fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3
2149fdf0c29SDavid Gibson #define H_VASI_SUSPENDED  4
2159fdf0c29SDavid Gibson #define H_VASI_RESUMED    5
2169fdf0c29SDavid Gibson #define H_VASI_COMPLETED  6
2179fdf0c29SDavid Gibson 
2189fdf0c29SDavid Gibson /* DABRX flags */
2199fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
2209fdf0c29SDavid Gibson #define H_DABRX_KERNEL     (1ULL<<(63-62))
2219fdf0c29SDavid Gibson #define H_DABRX_USER       (1ULL<<(63-63))
2229fdf0c29SDavid Gibson 
22366a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */
2249fdf0c29SDavid Gibson #define H_CB_ALIGNMENT     4096
2259fdf0c29SDavid Gibson 
2269fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */
2279fdf0c29SDavid Gibson #define H_REMOVE                0x04
2289fdf0c29SDavid Gibson #define H_ENTER                 0x08
2299fdf0c29SDavid Gibson #define H_READ                  0x0c
2309fdf0c29SDavid Gibson #define H_CLEAR_MOD             0x10
2319fdf0c29SDavid Gibson #define H_CLEAR_REF             0x14
2329fdf0c29SDavid Gibson #define H_PROTECT               0x18
2339fdf0c29SDavid Gibson #define H_GET_TCE               0x1c
2349fdf0c29SDavid Gibson #define H_PUT_TCE               0x20
2359fdf0c29SDavid Gibson #define H_SET_SPRG0             0x24
2369fdf0c29SDavid Gibson #define H_SET_DABR              0x28
2379fdf0c29SDavid Gibson #define H_PAGE_INIT             0x2c
2389fdf0c29SDavid Gibson #define H_SET_ASR               0x30
2399fdf0c29SDavid Gibson #define H_ASR_ON                0x34
2409fdf0c29SDavid Gibson #define H_ASR_OFF               0x38
2419fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD       0x3c
2429fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE      0x40
2439fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD    0x44
2449fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE   0x48
2459fdf0c29SDavid Gibson #define H_LOGICAL_ICBI          0x4c
2469fdf0c29SDavid Gibson #define H_LOGICAL_DCBF          0x50
2479fdf0c29SDavid Gibson #define H_GET_TERM_CHAR         0x54
2489fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR         0x58
2499fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL       0x5c
2509fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA       0x60
2519fdf0c29SDavid Gibson #define H_EOI                   0x64
2529fdf0c29SDavid Gibson #define H_CPPR                  0x68
2539fdf0c29SDavid Gibson #define H_IPI                   0x6c
2549fdf0c29SDavid Gibson #define H_IPOLL                 0x70
2559fdf0c29SDavid Gibson #define H_XIRR                  0x74
2569fdf0c29SDavid Gibson #define H_PERFMON               0x7c
2579fdf0c29SDavid Gibson #define H_MIGRATE_DMA           0x78
2589fdf0c29SDavid Gibson #define H_REGISTER_VPA          0xDC
2599fdf0c29SDavid Gibson #define H_CEDE                  0xE0
2609fdf0c29SDavid Gibson #define H_CONFER                0xE4
2619fdf0c29SDavid Gibson #define H_PROD                  0xE8
2629fdf0c29SDavid Gibson #define H_GET_PPP               0xEC
2639fdf0c29SDavid Gibson #define H_SET_PPP               0xF0
2649fdf0c29SDavid Gibson #define H_PURR                  0xF4
2659fdf0c29SDavid Gibson #define H_PIC                   0xF8
2669fdf0c29SDavid Gibson #define H_REG_CRQ               0xFC
2679fdf0c29SDavid Gibson #define H_FREE_CRQ              0x100
2689fdf0c29SDavid Gibson #define H_VIO_SIGNAL            0x104
2699fdf0c29SDavid Gibson #define H_SEND_CRQ              0x108
2709fdf0c29SDavid Gibson #define H_COPY_RDMA             0x110
2719fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN  0x114
2729fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN      0x118
2739fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
2749fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN      0x120
2759fdf0c29SDavid Gibson #define H_BULK_REMOVE           0x124
2769fdf0c29SDavid Gibson #define H_MULTICAST_CTRL        0x130
2779fdf0c29SDavid Gibson #define H_SET_XDABR             0x134
2789fdf0c29SDavid Gibson #define H_STUFF_TCE             0x138
2799fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT      0x13C
2809fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
2819fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO    0x150
2829fdf0c29SDavid Gibson #define H_REGISTER_VTERM        0x154
2839fdf0c29SDavid Gibson #define H_FREE_VTERM            0x158
2849fdf0c29SDavid Gibson #define H_RESET_EVENTS          0x15C
2859fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE        0x160
2869fdf0c29SDavid Gibson #define H_FREE_RESOURCE         0x164
2879fdf0c29SDavid Gibson #define H_MODIFY_QP             0x168
2889fdf0c29SDavid Gibson #define H_QUERY_QP              0x16C
2899fdf0c29SDavid Gibson #define H_REREGISTER_PMR        0x170
2909fdf0c29SDavid Gibson #define H_REGISTER_SMR          0x174
2919fdf0c29SDavid Gibson #define H_QUERY_MR              0x178
2929fdf0c29SDavid Gibson #define H_QUERY_MW              0x17C
2939fdf0c29SDavid Gibson #define H_QUERY_HCA             0x180
2949fdf0c29SDavid Gibson #define H_QUERY_PORT            0x184
2959fdf0c29SDavid Gibson #define H_MODIFY_PORT           0x188
2969fdf0c29SDavid Gibson #define H_DEFINE_AQP1           0x18C
2979fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER      0x190
2989fdf0c29SDavid Gibson #define H_DEFINE_AQP0           0x194
2999fdf0c29SDavid Gibson #define H_RESIZE_MR             0x198
3009fdf0c29SDavid Gibson #define H_ATTACH_MCQP           0x19C
3019fdf0c29SDavid Gibson #define H_DETACH_MCQP           0x1A0
3029fdf0c29SDavid Gibson #define H_CREATE_RPT            0x1A4
3039fdf0c29SDavid Gibson #define H_REMOVE_RPT            0x1A8
3049fdf0c29SDavid Gibson #define H_REGISTER_RPAGES       0x1AC
3059fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC      0x1B0
3069fdf0c29SDavid Gibson #define H_ERROR_DATA            0x1B4
3079fdf0c29SDavid Gibson #define H_GET_HCA_INFO          0x1B8
3089fdf0c29SDavid Gibson #define H_GET_PERF_COUNT        0x1BC
3099fdf0c29SDavid Gibson #define H_MANAGE_TRACE          0x1C0
3109fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
3119fdf0c29SDavid Gibson #define H_QUERY_INT_STATE       0x1E4
3129fdf0c29SDavid Gibson #define H_POLL_PENDING          0x1D8
3139fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES      0x244
3149fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP         0x250
3159fdf0c29SDavid Gibson #define H_QUERY_HEA_QP          0x254
3169fdf0c29SDavid Gibson #define H_QUERY_HEA             0x258
3179fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT        0x25C
3189fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT       0x260
3199fdf0c29SDavid Gibson #define H_REG_BCMC              0x264
3209fdf0c29SDavid Gibson #define H_DEREG_BCMC            0x268
3219fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES   0x26C
3229fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA   0x270
3239fdf0c29SDavid Gibson #define H_GET_HEA_INFO          0x274
3249fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE    0x278
3259fdf0c29SDavid Gibson #define H_ADD_CONN              0x284
3269fdf0c29SDavid Gibson #define H_DEL_CONN              0x288
3279fdf0c29SDavid Gibson #define H_JOIN                  0x298
3289fdf0c29SDavid Gibson #define H_VASI_STATE            0x2A4
3299fdf0c29SDavid Gibson #define H_ENABLE_CRQ            0x2B0
3309fdf0c29SDavid Gibson #define H_GET_EM_PARMS          0x2B8
3319fdf0c29SDavid Gibson #define H_SET_MPP               0x2D0
3329fdf0c29SDavid Gibson #define H_GET_MPP               0x2D4
3335d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X                0x2FC
33442561bf2SAnton Blanchard #define H_SET_MODE              0x31C
33542561bf2SAnton Blanchard #define MAX_HCALL_OPCODE        H_SET_MODE
3369fdf0c29SDavid Gibson 
33739ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp
33839ac8455SDavid Gibson  * as well.
33939ac8455SDavid Gibson  *
34039ac8455SDavid Gibson  * We also need some hcalls which are specific to qemu / KVM-on-POWER.
34139ac8455SDavid Gibson  * So far we just need one for H_RTAS, but in future we'll need more
34239ac8455SDavid Gibson  * for extensions like virtio.  We put those into the 0xf000-0xfffc
34339ac8455SDavid Gibson  * range which is reserved by PAPR for "platform-specific" hcalls.
34439ac8455SDavid Gibson  */
34539ac8455SDavid Gibson #define KVMPPC_HCALL_BASE       0xf000
34639ac8455SDavid Gibson #define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
347c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
3482a6593cbSAlexey Kardashevskiy /* Client Architecture support */
3492a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS            (KVMPPC_HCALL_BASE + 0x2)
3502a6593cbSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX        KVMPPC_H_CAS
35139ac8455SDavid Gibson 
3522a6593cbSAlexey Kardashevskiy typedef struct sPAPRDeviceTreeUpdateHeader {
3532a6593cbSAlexey Kardashevskiy     uint32_t version_id;
3542a6593cbSAlexey Kardashevskiy } sPAPRDeviceTreeUpdateHeader;
3552a6593cbSAlexey Kardashevskiy 
3569fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \
357aaf87c66SThomas Huth     do { \
358aaf87c66SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
359aaf87c66SThomas Huth     } while (0)
3609fdf0c29SDavid Gibson 
36128e02042SDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
3629fdf0c29SDavid Gibson                                        target_ulong opcode,
3639fdf0c29SDavid Gibson                                        target_ulong *args);
3649fdf0c29SDavid Gibson 
3659fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
366aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
3679fdf0c29SDavid Gibson                              target_ulong *args);
3689fdf0c29SDavid Gibson 
369ff9d2afaSDavid Gibson int spapr_allocate_irq(int hint, bool lsi);
370f1c2dc7cSAlexey Kardashevskiy int spapr_allocate_irq_block(int num, bool lsi, bool msi);
371d07fee7eSDavid Gibson 
372ee954280SGavin Shan /* ibm,set-eeh-option */
373ee954280SGavin Shan #define RTAS_EEH_DISABLE                 0
374ee954280SGavin Shan #define RTAS_EEH_ENABLE                  1
375ee954280SGavin Shan #define RTAS_EEH_THAW_IO                 2
376ee954280SGavin Shan #define RTAS_EEH_THAW_DMA                3
377ee954280SGavin Shan 
378ee954280SGavin Shan /* ibm,get-config-addr-info2 */
379ee954280SGavin Shan #define RTAS_GET_PE_ADDR                 0
380ee954280SGavin Shan #define RTAS_GET_PE_MODE                 1
381ee954280SGavin Shan #define RTAS_PE_MODE_NONE                0
382ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED          1
383ee954280SGavin Shan #define RTAS_PE_MODE_SHARED              2
384ee954280SGavin Shan 
385ee954280SGavin Shan /* ibm,read-slot-reset-state2 */
386ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL         0
387ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET          1
388ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
389ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA    4
390ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL        5
391ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT             0
392ee954280SGavin Shan #define RTAS_EEH_SUPPORT                 1
393ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO         1000
394ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO         0
395ee954280SGavin Shan 
396ee954280SGavin Shan /* ibm,set-slot-reset */
397ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE       0
398ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT              1
399ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL      3
400ee954280SGavin Shan 
401ee954280SGavin Shan /* ibm,slot-error-detail */
402ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG           1
403ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG           2
404ee954280SGavin Shan 
405a64d325dSAlexey Kardashevskiy /* RTAS return codes */
406a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS            0
407a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND    1
408a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR           -1
409a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY               -2
410a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR        -3
4113ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED      -3
412*9d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR  -3
4133ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED     -9002
414a64d325dSAlexey Kardashevskiy 
4153a3b8502SAlexey Kardashevskiy /* RTAS tokens */
4163a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE      0x2000
4173a3b8502SAlexey Kardashevskiy 
4183a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER                  (RTAS_TOKEN_BASE + 0x00)
4193a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x01)
4203a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x02)
4213a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF                          (RTAS_TOKEN_BASE + 0x03)
4223a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT                      (RTAS_TOKEN_BASE + 0x04)
4233a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE            (RTAS_TOKEN_BASE + 0x05)
4243a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU                          (RTAS_TOKEN_BASE + 0x06)
4253a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF                          (RTAS_TOKEN_BASE + 0x07)
4263a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x08)
4273a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x09)
4283a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE                       (RTAS_TOKEN_BASE + 0x0A)
4293a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE                       (RTAS_TOKEN_BASE + 0x0B)
4303a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF                        (RTAS_TOKEN_BASE + 0x0C)
4313a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON                         (RTAS_TOKEN_BASE + 0x0D)
4323a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION                    (RTAS_TOKEN_BASE + 0x0E)
4333a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN                         (RTAS_TOKEN_BASE + 0x0F)
4343a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS                 (RTAS_TOKEN_BASE + 0x10)
4353a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE                            (RTAS_TOKEN_BASE + 0x11)
4363a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH                        (RTAS_TOKEN_BASE + 0x12)
4373a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE                        (RTAS_TOKEN_BASE + 0x13)
4383a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG                    (RTAS_TOKEN_BASE + 0x14)
4393a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG                   (RTAS_TOKEN_BASE + 0x15)
4403a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG                (RTAS_TOKEN_BASE + 0x16)
4413a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG               (RTAS_TOKEN_BASE + 0x17)
4423a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER  (RTAS_TOKEN_BASE + 0x18)
4433a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI                     (RTAS_TOKEN_BASE + 0x19)
4443a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR                      (RTAS_TOKEN_BASE + 0x1A)
4453a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1B)
4463a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1C)
4473a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE                   (RTAS_TOKEN_BASE + 0x1D)
4483a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR            (RTAS_TOKEN_BASE + 0x1E)
4493a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM                        (RTAS_TOKEN_BASE + 0x1F)
450ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION                 (RTAS_TOKEN_BASE + 0x20)
451ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2          (RTAS_TOKEN_BASE + 0x21)
452ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2         (RTAS_TOKEN_BASE + 0x22)
453ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET                 (RTAS_TOKEN_BASE + 0x23)
454ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE                   (RTAS_TOKEN_BASE + 0x24)
455ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL              (RTAS_TOKEN_BASE + 0x25)
4563a3b8502SAlexey Kardashevskiy 
457ee954280SGavin Shan #define RTAS_TOKEN_MAX                          (RTAS_TOKEN_BASE + 0x26)
4583a3b8502SAlexey Kardashevskiy 
4593052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */
4603b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS      20
4613052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE        42
462b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID                        48
4633052d951SSam bobroff 
4648c8639dfSMike Day /* RTAS indicator/sensor types
4658c8639dfSMike Day  *
4668c8639dfSMike Day  * as defined by PAPR+ 2.7 7.3.5.4, Table 41
4678c8639dfSMike Day  *
4688c8639dfSMike Day  * NOTE: currently only DR-related sensors are implemented here
4698c8639dfSMike Day  */
4708c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE        9001
4718c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR                     9002
4728c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE       9003
4738c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
4748c8639dfSMike Day 
4753052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter
4763052d951SSam bobroff  * of the RTAS ibm,get-system-parameter call.
4773052d951SSam bobroff  */
4783052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED  0
4793052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
4803052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
4813052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC  3
4823052d951SSam bobroff 
4834fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr)
4844fe822e0SAlexey Kardashevskiy {
4854fe822e0SAlexey Kardashevskiy     return addr & ~0xF000000000000000ULL;
4864fe822e0SAlexey Kardashevskiy }
4874fe822e0SAlexey Kardashevskiy 
48839ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n)
48939ac8455SDavid Gibson {
490fdfba1a2SEdgar E. Iglesias     return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n));
49139ac8455SDavid Gibson }
49239ac8455SDavid Gibson 
493a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n)
494a14aa92bSGavin Shan {
495a14aa92bSGavin Shan     return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
496a14aa92bSGavin Shan }
497a14aa92bSGavin Shan 
49839ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val)
49939ac8455SDavid Gibson {
500ab1da857SEdgar E. Iglesias     stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val);
50139ac8455SDavid Gibson }
50239ac8455SDavid Gibson 
503ab316865SMichael Roth static inline void rtas_st_buffer_direct(target_ulong phys,
504ab316865SMichael Roth                                          target_ulong phys_len,
505ab316865SMichael Roth                                          uint8_t *buffer, uint16_t buffer_len)
506ab316865SMichael Roth {
507ab316865SMichael Roth     cpu_physical_memory_write(ppc64_phys_to_real(phys), buffer,
508ab316865SMichael Roth                               MIN(buffer_len, phys_len));
509ab316865SMichael Roth }
510ce3fa1ecSSam bobroff 
511ce3fa1ecSSam bobroff static inline void rtas_st_buffer(target_ulong phys, target_ulong phys_len,
512ce3fa1ecSSam bobroff                                   uint8_t *buffer, uint16_t buffer_len)
513ce3fa1ecSSam bobroff {
514ce3fa1ecSSam bobroff     if (phys_len < 2) {
515ce3fa1ecSSam bobroff         return;
516ce3fa1ecSSam bobroff     }
517ce3fa1ecSSam bobroff     stw_be_phys(&address_space_memory,
518ce3fa1ecSSam bobroff                 ppc64_phys_to_real(phys), buffer_len);
519ab316865SMichael Roth     rtas_st_buffer_direct(phys + 2, phys_len - 2, buffer, buffer_len);
520ce3fa1ecSSam bobroff }
521ce3fa1ecSSam bobroff 
52228e02042SDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
523210b580bSAnthony Liguori                               uint32_t token,
52439ac8455SDavid Gibson                               uint32_t nargs, target_ulong args,
52539ac8455SDavid Gibson                               uint32_t nret, target_ulong rets);
5263a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
52728e02042SDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPRMachineState *sm,
52839ac8455SDavid Gibson                              uint32_t token, uint32_t nargs, target_ulong args,
52939ac8455SDavid Gibson                              uint32_t nret, target_ulong rets);
530a8170e5eSAvi Kivity int spapr_rtas_device_tree_setup(void *fdt, hwaddr rtas_addr,
531a8170e5eSAvi Kivity                                  hwaddr rtas_size);
53239ac8455SDavid Gibson 
533ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT   12
534ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
535ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
536ad0ebb91SDavid Gibson 
537ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN    0x00000000
5384290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg)    (0x00000000 | (reg))
539c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \
540c8545818SAlexey Kardashevskiy     (0x80000000 | ((phb_index) << 8) | (window_num))
541d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn)   (!!((liobn) & 0x80000000))
542c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
543ad0ebb91SDavid Gibson 
54474d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX      2048
54574d042e5SDavid Gibson 
54679853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE    1
54779853e18STyrel Datwyler 
5482b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable;
54974d042e5SDavid Gibson 
550a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
551a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \
552a83000f5SAnthony Liguori     OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE)
553a83000f5SAnthony Liguori 
554a83000f5SAnthony Liguori struct sPAPRTCETable {
555a83000f5SAnthony Liguori     DeviceState parent;
556a83000f5SAnthony Liguori     uint32_t liobn;
557a83000f5SAnthony Liguori     uint32_t nb_table;
5581b8eceeeSAlexey Kardashevskiy     uint64_t bus_offset;
559650f33adSAlexey Kardashevskiy     uint32_t page_shift;
560a83000f5SAnthony Liguori     uint64_t *table;
561a83000f5SAnthony Liguori     bool bypass;
5629bb62a07SAlexey Kardashevskiy     bool vfio_accel;
563a83000f5SAnthony Liguori     int fd;
564a83000f5SAnthony Liguori     MemoryRegion iommu;
565ee9a569aSAlexey Kardashevskiy     struct VIOsPAPRDevice *vdev; /* for @bypass migration compatibility only */
566a83000f5SAnthony Liguori     QLIST_ENTRY(sPAPRTCETable) list;
567a83000f5SAnthony Liguori };
568a83000f5SAnthony Liguori 
569f9ce8e0aSThomas Huth sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn);
57031fe14d1SNathan Fontenot 
57131fe14d1SNathan Fontenot struct sPAPREventLogEntry {
57231fe14d1SNathan Fontenot     int log_type;
57379853e18STyrel Datwyler     bool exception;
57431fe14d1SNathan Fontenot     void *data;
57531fe14d1SNathan Fontenot     QTAILQ_ENTRY(sPAPREventLogEntry) next;
57631fe14d1SNathan Fontenot };
57731fe14d1SNathan Fontenot 
57828e02042SDavid Gibson void spapr_events_init(sPAPRMachineState *sm);
57974d042e5SDavid Gibson void spapr_events_fdt_skel(void *fdt, uint32_t epow_irq);
58028e02042SDavid Gibson int spapr_h_cas_compose_response(sPAPRMachineState *sm,
58128e02042SDavid Gibson                                  target_ulong addr, target_ulong size);
58284af6d9fSPaolo Bonzini sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn,
5831b8eceeeSAlexey Kardashevskiy                                    uint64_t bus_offset,
584650f33adSAlexey Kardashevskiy                                    uint32_t page_shift,
5859bb62a07SAlexey Kardashevskiy                                    uint32_t nb_table,
5869bb62a07SAlexey Kardashevskiy                                    bool vfio_accel);
587a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet);
588ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname,
5895c4cbcf2SAlexey Kardashevskiy                  uint32_t liobn, uint64_t window, uint32_t size);
5905c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
5912b7dc949SPaolo Bonzini                       sPAPRTCETable *tcet);
592eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian);
59331fe14d1SNathan Fontenot void spapr_hotplug_req_add_event(sPAPRDRConnector *drc);
59431fe14d1SNathan Fontenot void spapr_hotplug_req_remove_event(sPAPRDRConnector *drc);
59528df36a1SDavid Gibson 
59646503c2bSMichael Roth /* rtas-configure-connector state */
59746503c2bSMichael Roth struct sPAPRConfigureConnectorState {
59846503c2bSMichael Roth     uint32_t drc_index;
59946503c2bSMichael Roth     int fdt_offset;
60046503c2bSMichael Roth     int fdt_depth;
60146503c2bSMichael Roth     QTAILQ_ENTRY(sPAPRConfigureConnectorState) next;
60246503c2bSMichael Roth };
60346503c2bSMichael Roth 
60446503c2bSMichael Roth void spapr_ccs_reset_hook(void *opaque);
60546503c2bSMichael Roth 
60628df36a1SDavid Gibson #define TYPE_SPAPR_RTC "spapr-rtc"
60728df36a1SDavid Gibson 
60828df36a1SDavid Gibson void spapr_rtc_read(DeviceState *dev, struct tm *tm, uint32_t *ns);
609880ae7deSDavid Gibson int spapr_rtc_import_offset(DeviceState *dev, int64_t legacy_offset);
610ad0ebb91SDavid Gibson 
611db4ef288SBharata B Rao #define SPAPR_MEMORY_BLOCK_SIZE (1 << 28) /* 256MB */
612db4ef288SBharata B Rao 
6139fdf0c29SDavid Gibson #endif /* !defined (__HW_SPAPR_H__) */
614