xref: /qemu/include/hw/ppc/spapr.h (revision 852ad27e14325be69c1afa2bb940ba7dc2ba1a8f)
12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H
22a6a4076SMarkus Armbruster #define HW_SPAPR_H
39fdf0c29SDavid Gibson 
49c17d615SPaolo Bonzini #include "sysemu/dma.h"
528e02042SDavid Gibson #include "hw/boards.h"
60d09e41aSPaolo Bonzini #include "hw/ppc/xics.h"
731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h"
84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h"
9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
10277f9acfSPaolo Bonzini 
114040ab72SDavid Gibson struct VIOsPAPRBus;
123384f95cSDavid Gibson struct sPAPRPHBState;
13639e8102SDavid Gibson struct sPAPRNVRAM;
1446503c2bSMichael Roth typedef struct sPAPRConfigureConnectorState sPAPRConfigureConnectorState;
1531fe14d1SNathan Fontenot typedef struct sPAPREventLogEntry sPAPREventLogEntry;
16ffbb1705SMichael Roth typedef struct sPAPREventSource sPAPREventSource;
174040ab72SDavid Gibson 
184be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY     0x0000000000000040ULL
191b718907SDavid Gibson #define SPAPR_ENTRY_POINT       0x100
204be21d56SDavid Gibson 
21afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ     512000000ULL
22afd10a0fSBharata B Rao 
23183930c0SDavid Gibson typedef struct sPAPRMachineClass sPAPRMachineClass;
2428e02042SDavid Gibson typedef struct sPAPRMachineState sPAPRMachineState;
2528e02042SDavid Gibson 
2628e02042SDavid Gibson #define TYPE_SPAPR_MACHINE      "spapr-machine"
2728e02042SDavid Gibson #define SPAPR_MACHINE(obj) \
2828e02042SDavid Gibson     OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE)
29183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \
30183930c0SDavid Gibson     OBJECT_GET_CLASS(sPAPRMachineClass, obj, TYPE_SPAPR_MACHINE)
31183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \
32183930c0SDavid Gibson     OBJECT_CLASS_CHECK(sPAPRMachineClass, klass, TYPE_SPAPR_MACHINE)
33183930c0SDavid Gibson 
34183930c0SDavid Gibson /**
35183930c0SDavid Gibson  * sPAPRMachineClass:
36183930c0SDavid Gibson  */
37183930c0SDavid Gibson struct sPAPRMachineClass {
38183930c0SDavid Gibson     /*< private >*/
39183930c0SDavid Gibson     MachineClass parent_class;
40183930c0SDavid Gibson 
41183930c0SDavid Gibson     /*< public >*/
42224245bfSDavid Gibson     bool dr_lmb_enabled;       /* enable dynamic-reconfig/hotplug of LMBs */
4357040d45SThomas Huth     bool use_ohci_by_default;  /* use USB-OHCI instead of XHCI */
443daa4a9fSThomas Huth     const char *tcg_default_cpu; /* which (TCG) CPU to simulate by default */
456737d9adSDavid Gibson     void (*phb_placement)(sPAPRMachineState *spapr, uint32_t index,
46daa23699SDavid Gibson                           uint64_t *buid, hwaddr *pio,
47daa23699SDavid Gibson                           hwaddr *mmio32, hwaddr *mmio64,
486737d9adSDavid Gibson                           unsigned n_dma, uint32_t *liobns, Error **errp);
49183930c0SDavid Gibson };
5028e02042SDavid Gibson 
5128e02042SDavid Gibson /**
5228e02042SDavid Gibson  * sPAPRMachineState:
5328e02042SDavid Gibson  */
5428e02042SDavid Gibson struct sPAPRMachineState {
5528e02042SDavid Gibson     /*< private >*/
5628e02042SDavid Gibson     MachineState parent_obj;
5728e02042SDavid Gibson 
584040ab72SDavid Gibson     struct VIOsPAPRBus *vio_bus;
593384f95cSDavid Gibson     QLIST_HEAD(, sPAPRPHBState) phbs;
60639e8102SDavid Gibson     struct sPAPRNVRAM *nvram;
6127f24582SBenjamin Herrenschmidt     XICSState *xics;
62681bfadeSCédric Le Goater     ICSState *ics;
6328df36a1SDavid Gibson     DeviceState *rtc;
64a3467baaSDavid Gibson 
65a3467baaSDavid Gibson     void *htab;
664be21d56SDavid Gibson     uint32_t htab_shift;
67a8170e5eSAvi Kivity     hwaddr rma_size;
687f763a5dSDavid Gibson     int vrma_adjust;
69b7d1f77aSBenjamin Herrenschmidt     ssize_t rtas_size;
70b7d1f77aSBenjamin Herrenschmidt     void *rtas_blob;
71a19f7fb0SDavid Gibson     long kernel_size;
72a19f7fb0SDavid Gibson     bool kernel_le;
73a19f7fb0SDavid Gibson     uint32_t initrd_base;
74a19f7fb0SDavid Gibson     long initrd_size;
75880ae7deSDavid Gibson     uint64_t rtc_offset; /* Now used only during incoming migration */
7698a8b524SAlexey Kardashevskiy     struct PPCTimebase tb;
773fc5acdeSAlexander Graf     bool has_graphics;
78facdb8b6SMichael Roth     sPAPROptionVector *ov5;         /* QEMU-supported option vectors */
79facdb8b6SMichael Roth     sPAPROptionVector *ov5_cas;     /* negotiated (via CAS) option vectors */
806787d27bSMichael Roth     bool cas_reboot;
8174d042e5SDavid Gibson 
8274d042e5SDavid Gibson     Notifier epow_notifier;
8331fe14d1SNathan Fontenot     QTAILQ_HEAD(, sPAPREventLogEntry) pending_events;
84ffbb1705SMichael Roth     bool use_hotplug_event_source;
85ffbb1705SMichael Roth     sPAPREventSource *event_sources;
864be21d56SDavid Gibson 
874be21d56SDavid Gibson     /* Migration state */
884be21d56SDavid Gibson     int htab_save_index;
894be21d56SDavid Gibson     bool htab_first_pass;
90e68cb8b4SAlexey Kardashevskiy     int htab_fd;
9146503c2bSMichael Roth 
9246503c2bSMichael Roth     /* RTAS state */
9346503c2bSMichael Roth     QTAILQ_HEAD(, sPAPRConfigureConnectorState) ccs_list;
9428e02042SDavid Gibson 
9528e02042SDavid Gibson     /*< public >*/
9628e02042SDavid Gibson     char *kvm_type;
974a1c9cf0SBharata B Rao     MemoryHotplugState hotplug_memory;
98*852ad27eSCédric Le Goater 
99*852ad27eSCédric Le Goater     uint32_t nr_servers;
100*852ad27eSCédric Le Goater     ICPState *icps;
10128e02042SDavid Gibson };
1029fdf0c29SDavid Gibson 
1039fdf0c29SDavid Gibson #define H_SUCCESS         0
1049fdf0c29SDavid Gibson #define H_BUSY            1        /* Hardware busy -- retry later */
1059fdf0c29SDavid Gibson #define H_CLOSED          2        /* Resource closed */
1069fdf0c29SDavid Gibson #define H_NOT_AVAILABLE   3
1079fdf0c29SDavid Gibson #define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
1089fdf0c29SDavid Gibson #define H_PARTIAL         5
1099fdf0c29SDavid Gibson #define H_IN_PROGRESS     14       /* Kind of like busy */
1109fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15
1119fdf0c29SDavid Gibson #define H_PARTIAL_STORE   16
1129fdf0c29SDavid Gibson #define H_PENDING         17       /* returned from H_POLL_PENDING */
1139fdf0c29SDavid Gibson #define H_CONTINUE        18       /* Returned from H_Join on success */
1149fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
1159fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
1169fdf0c29SDavid Gibson                                                  is a good time to retry */
1179fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
1189fdf0c29SDavid Gibson                                                  is a good time to retry */
1199fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
1209fdf0c29SDavid Gibson                                                  is a good time to retry */
1219fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
1229fdf0c29SDavid Gibson                                                  is a good time to retry */
1239fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
1249fdf0c29SDavid Gibson                                                  is a good time to retry */
1259fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
1269fdf0c29SDavid Gibson                                                  is a good time to retry */
1279fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
1289fdf0c29SDavid Gibson #define H_HARDWARE        -1       /* Hardware error */
1299fdf0c29SDavid Gibson #define H_FUNCTION        -2       /* Function not supported */
1309fdf0c29SDavid Gibson #define H_PRIVILEGE       -3       /* Caller not privileged */
1319fdf0c29SDavid Gibson #define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
1329fdf0c29SDavid Gibson #define H_BAD_MODE        -5       /* Illegal msr value */
1339fdf0c29SDavid Gibson #define H_PTEG_FULL       -6       /* PTEG is full */
1349fdf0c29SDavid Gibson #define H_NOT_FOUND       -7       /* PTE was not found" */
1359fdf0c29SDavid Gibson #define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
1369fdf0c29SDavid Gibson #define H_NO_MEM          -9
1379fdf0c29SDavid Gibson #define H_AUTHORITY       -10
1389fdf0c29SDavid Gibson #define H_PERMISSION      -11
1399fdf0c29SDavid Gibson #define H_DROPPED         -12
1409fdf0c29SDavid Gibson #define H_SOURCE_PARM     -13
1419fdf0c29SDavid Gibson #define H_DEST_PARM       -14
1429fdf0c29SDavid Gibson #define H_REMOTE_PARM     -15
1439fdf0c29SDavid Gibson #define H_RESOURCE        -16
1449fdf0c29SDavid Gibson #define H_ADAPTER_PARM    -17
1459fdf0c29SDavid Gibson #define H_RH_PARM         -18
1469fdf0c29SDavid Gibson #define H_RCQ_PARM        -19
1479fdf0c29SDavid Gibson #define H_SCQ_PARM        -20
1489fdf0c29SDavid Gibson #define H_EQ_PARM         -21
1499fdf0c29SDavid Gibson #define H_RT_PARM         -22
1509fdf0c29SDavid Gibson #define H_ST_PARM         -23
1519fdf0c29SDavid Gibson #define H_SIGT_PARM       -24
1529fdf0c29SDavid Gibson #define H_TOKEN_PARM      -25
1539fdf0c29SDavid Gibson #define H_MLENGTH_PARM    -27
1549fdf0c29SDavid Gibson #define H_MEM_PARM        -28
1559fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29
1569fdf0c29SDavid Gibson #define H_ATTR_PARM       -30
1579fdf0c29SDavid Gibson #define H_PORT_PARM       -31
1589fdf0c29SDavid Gibson #define H_MCG_PARM        -32
1599fdf0c29SDavid Gibson #define H_VL_PARM         -33
1609fdf0c29SDavid Gibson #define H_TSIZE_PARM      -34
1619fdf0c29SDavid Gibson #define H_TRACE_PARM      -35
1629fdf0c29SDavid Gibson 
1639fdf0c29SDavid Gibson #define H_MASK_PARM       -37
1649fdf0c29SDavid Gibson #define H_MCG_FULL        -38
1659fdf0c29SDavid Gibson #define H_ALIAS_EXIST     -39
1669fdf0c29SDavid Gibson #define H_P_COUNTER       -40
1679fdf0c29SDavid Gibson #define H_TABLE_FULL      -41
1689fdf0c29SDavid Gibson #define H_ALT_TABLE       -42
1699fdf0c29SDavid Gibson #define H_MR_CONDITION    -43
1709fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44
1719fdf0c29SDavid Gibson #define H_R_STATE         -45
1729fdf0c29SDavid Gibson #define H_RESCINDEND      -46
17342561bf2SAnton Blanchard #define H_P2              -55
17442561bf2SAnton Blanchard #define H_P3              -56
17542561bf2SAnton Blanchard #define H_P4              -57
17642561bf2SAnton Blanchard #define H_P5              -58
17742561bf2SAnton Blanchard #define H_P6              -59
17842561bf2SAnton Blanchard #define H_P7              -60
17942561bf2SAnton Blanchard #define H_P8              -61
18042561bf2SAnton Blanchard #define H_P9              -62
18142561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256
1829fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005
1839fdf0c29SDavid Gibson 
1849fdf0c29SDavid Gibson 
1859fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware
1869fdf0c29SDavid Gibson  * when a call cannot be completed now, but the identical call
1879fdf0c29SDavid Gibson  * should be retried later.  This prevents calls blocking in the
1889fdf0c29SDavid Gibson  * firmware for long periods of time.  Annoyingly the firmware can return
1899fdf0c29SDavid Gibson  * a range of return codes, hinting at how long we should wait before
1909fdf0c29SDavid Gibson  * retrying.  If you don't care for the hint, the macro below is a good
1919fdf0c29SDavid Gibson  * way to check for the long_busy return codes
1929fdf0c29SDavid Gibson  */
1939fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
1949fdf0c29SDavid Gibson                             && (x <= H_LONG_BUSY_END_RANGE))
1959fdf0c29SDavid Gibson 
1969fdf0c29SDavid Gibson /* Flags */
1979fdf0c29SDavid Gibson #define H_LARGE_PAGE      (1ULL<<(63-16))
1989fdf0c29SDavid Gibson #define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
1999fdf0c29SDavid Gibson #define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
2009fdf0c29SDavid Gibson #define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
2019fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
2029fdf0c29SDavid Gibson #define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
2039fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
2049fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
2059fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
2069fdf0c29SDavid Gibson #define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
2079fdf0c29SDavid Gibson #define H_ANDCOND         (1ULL<<(63-33))
2089fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
2099fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
2109fdf0c29SDavid Gibson #define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
2119fdf0c29SDavid Gibson #define H_COPY_PAGE       (1ULL<<(63-49))
2129fdf0c29SDavid Gibson #define H_N               (1ULL<<(63-61))
2139fdf0c29SDavid Gibson #define H_PP1             (1ULL<<(63-62))
2149fdf0c29SDavid Gibson #define H_PP2             (1ULL<<(63-63))
2159fdf0c29SDavid Gibson 
216a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */
217a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR           1
218a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR            2
219a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE     3
220a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE                  4
221a46622fdSAlexey Kardashevskiy 
222a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */
22342561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG    0
22442561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1
22542561bf2SAnton Blanchard 
2269fdf0c29SDavid Gibson /* VASI States */
2279fdf0c29SDavid Gibson #define H_VASI_INVALID    0
2289fdf0c29SDavid Gibson #define H_VASI_ENABLED    1
2299fdf0c29SDavid Gibson #define H_VASI_ABORTED    2
2309fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3
2319fdf0c29SDavid Gibson #define H_VASI_SUSPENDED  4
2329fdf0c29SDavid Gibson #define H_VASI_RESUMED    5
2339fdf0c29SDavid Gibson #define H_VASI_COMPLETED  6
2349fdf0c29SDavid Gibson 
2359fdf0c29SDavid Gibson /* DABRX flags */
2369fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
2379fdf0c29SDavid Gibson #define H_DABRX_KERNEL     (1ULL<<(63-62))
2389fdf0c29SDavid Gibson #define H_DABRX_USER       (1ULL<<(63-63))
2399fdf0c29SDavid Gibson 
24066a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */
2419fdf0c29SDavid Gibson #define H_CB_ALIGNMENT     4096
2429fdf0c29SDavid Gibson 
2439fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */
2449fdf0c29SDavid Gibson #define H_REMOVE                0x04
2459fdf0c29SDavid Gibson #define H_ENTER                 0x08
2469fdf0c29SDavid Gibson #define H_READ                  0x0c
2479fdf0c29SDavid Gibson #define H_CLEAR_MOD             0x10
2489fdf0c29SDavid Gibson #define H_CLEAR_REF             0x14
2499fdf0c29SDavid Gibson #define H_PROTECT               0x18
2509fdf0c29SDavid Gibson #define H_GET_TCE               0x1c
2519fdf0c29SDavid Gibson #define H_PUT_TCE               0x20
2529fdf0c29SDavid Gibson #define H_SET_SPRG0             0x24
2539fdf0c29SDavid Gibson #define H_SET_DABR              0x28
2549fdf0c29SDavid Gibson #define H_PAGE_INIT             0x2c
2559fdf0c29SDavid Gibson #define H_SET_ASR               0x30
2569fdf0c29SDavid Gibson #define H_ASR_ON                0x34
2579fdf0c29SDavid Gibson #define H_ASR_OFF               0x38
2589fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD       0x3c
2599fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE      0x40
2609fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD    0x44
2619fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE   0x48
2629fdf0c29SDavid Gibson #define H_LOGICAL_ICBI          0x4c
2639fdf0c29SDavid Gibson #define H_LOGICAL_DCBF          0x50
2649fdf0c29SDavid Gibson #define H_GET_TERM_CHAR         0x54
2659fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR         0x58
2669fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL       0x5c
2679fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA       0x60
2689fdf0c29SDavid Gibson #define H_EOI                   0x64
2699fdf0c29SDavid Gibson #define H_CPPR                  0x68
2709fdf0c29SDavid Gibson #define H_IPI                   0x6c
2719fdf0c29SDavid Gibson #define H_IPOLL                 0x70
2729fdf0c29SDavid Gibson #define H_XIRR                  0x74
2739fdf0c29SDavid Gibson #define H_PERFMON               0x7c
2749fdf0c29SDavid Gibson #define H_MIGRATE_DMA           0x78
2759fdf0c29SDavid Gibson #define H_REGISTER_VPA          0xDC
2769fdf0c29SDavid Gibson #define H_CEDE                  0xE0
2779fdf0c29SDavid Gibson #define H_CONFER                0xE4
2789fdf0c29SDavid Gibson #define H_PROD                  0xE8
2799fdf0c29SDavid Gibson #define H_GET_PPP               0xEC
2809fdf0c29SDavid Gibson #define H_SET_PPP               0xF0
2819fdf0c29SDavid Gibson #define H_PURR                  0xF4
2829fdf0c29SDavid Gibson #define H_PIC                   0xF8
2839fdf0c29SDavid Gibson #define H_REG_CRQ               0xFC
2849fdf0c29SDavid Gibson #define H_FREE_CRQ              0x100
2859fdf0c29SDavid Gibson #define H_VIO_SIGNAL            0x104
2869fdf0c29SDavid Gibson #define H_SEND_CRQ              0x108
2879fdf0c29SDavid Gibson #define H_COPY_RDMA             0x110
2889fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN  0x114
2899fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN      0x118
2909fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
2919fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN      0x120
2929fdf0c29SDavid Gibson #define H_BULK_REMOVE           0x124
2939fdf0c29SDavid Gibson #define H_MULTICAST_CTRL        0x130
2949fdf0c29SDavid Gibson #define H_SET_XDABR             0x134
2959fdf0c29SDavid Gibson #define H_STUFF_TCE             0x138
2969fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT      0x13C
2979fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
2989fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO    0x150
2999fdf0c29SDavid Gibson #define H_REGISTER_VTERM        0x154
3009fdf0c29SDavid Gibson #define H_FREE_VTERM            0x158
3019fdf0c29SDavid Gibson #define H_RESET_EVENTS          0x15C
3029fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE        0x160
3039fdf0c29SDavid Gibson #define H_FREE_RESOURCE         0x164
3049fdf0c29SDavid Gibson #define H_MODIFY_QP             0x168
3059fdf0c29SDavid Gibson #define H_QUERY_QP              0x16C
3069fdf0c29SDavid Gibson #define H_REREGISTER_PMR        0x170
3079fdf0c29SDavid Gibson #define H_REGISTER_SMR          0x174
3089fdf0c29SDavid Gibson #define H_QUERY_MR              0x178
3099fdf0c29SDavid Gibson #define H_QUERY_MW              0x17C
3109fdf0c29SDavid Gibson #define H_QUERY_HCA             0x180
3119fdf0c29SDavid Gibson #define H_QUERY_PORT            0x184
3129fdf0c29SDavid Gibson #define H_MODIFY_PORT           0x188
3139fdf0c29SDavid Gibson #define H_DEFINE_AQP1           0x18C
3149fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER      0x190
3159fdf0c29SDavid Gibson #define H_DEFINE_AQP0           0x194
3169fdf0c29SDavid Gibson #define H_RESIZE_MR             0x198
3179fdf0c29SDavid Gibson #define H_ATTACH_MCQP           0x19C
3189fdf0c29SDavid Gibson #define H_DETACH_MCQP           0x1A0
3199fdf0c29SDavid Gibson #define H_CREATE_RPT            0x1A4
3209fdf0c29SDavid Gibson #define H_REMOVE_RPT            0x1A8
3219fdf0c29SDavid Gibson #define H_REGISTER_RPAGES       0x1AC
3229fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC      0x1B0
3239fdf0c29SDavid Gibson #define H_ERROR_DATA            0x1B4
3249fdf0c29SDavid Gibson #define H_GET_HCA_INFO          0x1B8
3259fdf0c29SDavid Gibson #define H_GET_PERF_COUNT        0x1BC
3269fdf0c29SDavid Gibson #define H_MANAGE_TRACE          0x1C0
3279fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
3289fdf0c29SDavid Gibson #define H_QUERY_INT_STATE       0x1E4
3299fdf0c29SDavid Gibson #define H_POLL_PENDING          0x1D8
3309fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES      0x244
3319fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP         0x250
3329fdf0c29SDavid Gibson #define H_QUERY_HEA_QP          0x254
3339fdf0c29SDavid Gibson #define H_QUERY_HEA             0x258
3349fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT        0x25C
3359fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT       0x260
3369fdf0c29SDavid Gibson #define H_REG_BCMC              0x264
3379fdf0c29SDavid Gibson #define H_DEREG_BCMC            0x268
3389fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES   0x26C
3399fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA   0x270
3409fdf0c29SDavid Gibson #define H_GET_HEA_INFO          0x274
3419fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE    0x278
3429fdf0c29SDavid Gibson #define H_ADD_CONN              0x284
3439fdf0c29SDavid Gibson #define H_DEL_CONN              0x288
3449fdf0c29SDavid Gibson #define H_JOIN                  0x298
3459fdf0c29SDavid Gibson #define H_VASI_STATE            0x2A4
3469fdf0c29SDavid Gibson #define H_ENABLE_CRQ            0x2B0
3479fdf0c29SDavid Gibson #define H_GET_EM_PARMS          0x2B8
3489fdf0c29SDavid Gibson #define H_SET_MPP               0x2D0
3499fdf0c29SDavid Gibson #define H_GET_MPP               0x2D4
3505d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X                0x2FC
3514d9392beSThomas Huth #define H_RANDOM                0x300
35242561bf2SAnton Blanchard #define H_SET_MODE              0x31C
3531c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET      0x380
3541c7ad77eSNicholas Piggin #define MAX_HCALL_OPCODE        H_SIGNAL_SYS_RESET
3559fdf0c29SDavid Gibson 
35639ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp
35739ac8455SDavid Gibson  * as well.
35839ac8455SDavid Gibson  *
35939ac8455SDavid Gibson  * We also need some hcalls which are specific to qemu / KVM-on-POWER.
36039ac8455SDavid Gibson  * So far we just need one for H_RTAS, but in future we'll need more
36139ac8455SDavid Gibson  * for extensions like virtio.  We put those into the 0xf000-0xfffc
36239ac8455SDavid Gibson  * range which is reserved by PAPR for "platform-specific" hcalls.
36339ac8455SDavid Gibson  */
36439ac8455SDavid Gibson #define KVMPPC_HCALL_BASE       0xf000
36539ac8455SDavid Gibson #define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
366c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
3672a6593cbSAlexey Kardashevskiy /* Client Architecture support */
3682a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS            (KVMPPC_HCALL_BASE + 0x2)
3692a6593cbSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX        KVMPPC_H_CAS
37039ac8455SDavid Gibson 
3712a6593cbSAlexey Kardashevskiy typedef struct sPAPRDeviceTreeUpdateHeader {
3722a6593cbSAlexey Kardashevskiy     uint32_t version_id;
3732a6593cbSAlexey Kardashevskiy } sPAPRDeviceTreeUpdateHeader;
3742a6593cbSAlexey Kardashevskiy 
3759fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \
376aaf87c66SThomas Huth     do { \
377aaf87c66SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
378aaf87c66SThomas Huth     } while (0)
3799fdf0c29SDavid Gibson 
38028e02042SDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
3819fdf0c29SDavid Gibson                                        target_ulong opcode,
3829fdf0c29SDavid Gibson                                        target_ulong *args);
3839fdf0c29SDavid Gibson 
3849fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
385aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
3869fdf0c29SDavid Gibson                              target_ulong *args);
3879fdf0c29SDavid Gibson 
388ee954280SGavin Shan /* ibm,set-eeh-option */
389ee954280SGavin Shan #define RTAS_EEH_DISABLE                 0
390ee954280SGavin Shan #define RTAS_EEH_ENABLE                  1
391ee954280SGavin Shan #define RTAS_EEH_THAW_IO                 2
392ee954280SGavin Shan #define RTAS_EEH_THAW_DMA                3
393ee954280SGavin Shan 
394ee954280SGavin Shan /* ibm,get-config-addr-info2 */
395ee954280SGavin Shan #define RTAS_GET_PE_ADDR                 0
396ee954280SGavin Shan #define RTAS_GET_PE_MODE                 1
397ee954280SGavin Shan #define RTAS_PE_MODE_NONE                0
398ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED          1
399ee954280SGavin Shan #define RTAS_PE_MODE_SHARED              2
400ee954280SGavin Shan 
401ee954280SGavin Shan /* ibm,read-slot-reset-state2 */
402ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL         0
403ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET          1
404ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
405ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA    4
406ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL        5
407ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT             0
408ee954280SGavin Shan #define RTAS_EEH_SUPPORT                 1
409ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO         1000
410ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO         0
411ee954280SGavin Shan 
412ee954280SGavin Shan /* ibm,set-slot-reset */
413ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE       0
414ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT              1
415ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL      3
416ee954280SGavin Shan 
417ee954280SGavin Shan /* ibm,slot-error-detail */
418ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG           1
419ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG           2
420ee954280SGavin Shan 
421a64d325dSAlexey Kardashevskiy /* RTAS return codes */
422a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS                        0
423a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND                1
424a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR                       -1
425a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY                           -2
426a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR                    -3
4273ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED                  -3
4289d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR              -3
4293ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED                 -9002
430c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR            -9999
431a64d325dSAlexey Kardashevskiy 
432ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */
433ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K       0x01
434ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K      0x02
435ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M      0x04
436ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M      0x08
437ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M      0x10
438ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M     0x20
439ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M     0x40
440ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G      0x80
441ae4de14cSAlexey Kardashevskiy 
4423a3b8502SAlexey Kardashevskiy /* RTAS tokens */
4433a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE      0x2000
4443a3b8502SAlexey Kardashevskiy 
4453a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER                  (RTAS_TOKEN_BASE + 0x00)
4463a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x01)
4473a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x02)
4483a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF                          (RTAS_TOKEN_BASE + 0x03)
4493a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT                      (RTAS_TOKEN_BASE + 0x04)
4503a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE            (RTAS_TOKEN_BASE + 0x05)
4513a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU                          (RTAS_TOKEN_BASE + 0x06)
4523a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF                          (RTAS_TOKEN_BASE + 0x07)
4533a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x08)
4543a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x09)
4553a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE                       (RTAS_TOKEN_BASE + 0x0A)
4563a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE                       (RTAS_TOKEN_BASE + 0x0B)
4573a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF                        (RTAS_TOKEN_BASE + 0x0C)
4583a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON                         (RTAS_TOKEN_BASE + 0x0D)
4593a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION                    (RTAS_TOKEN_BASE + 0x0E)
4603a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN                         (RTAS_TOKEN_BASE + 0x0F)
4613a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS                 (RTAS_TOKEN_BASE + 0x10)
4623a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE                            (RTAS_TOKEN_BASE + 0x11)
4633a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH                        (RTAS_TOKEN_BASE + 0x12)
4643a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE                        (RTAS_TOKEN_BASE + 0x13)
4653a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG                    (RTAS_TOKEN_BASE + 0x14)
4663a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG                   (RTAS_TOKEN_BASE + 0x15)
4673a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG                (RTAS_TOKEN_BASE + 0x16)
4683a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG               (RTAS_TOKEN_BASE + 0x17)
4693a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER  (RTAS_TOKEN_BASE + 0x18)
4703a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI                     (RTAS_TOKEN_BASE + 0x19)
4713a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR                      (RTAS_TOKEN_BASE + 0x1A)
4723a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1B)
4733a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1C)
4743a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE                   (RTAS_TOKEN_BASE + 0x1D)
4753a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR            (RTAS_TOKEN_BASE + 0x1E)
4763a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM                        (RTAS_TOKEN_BASE + 0x1F)
477ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION                 (RTAS_TOKEN_BASE + 0x20)
478ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2          (RTAS_TOKEN_BASE + 0x21)
479ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2         (RTAS_TOKEN_BASE + 0x22)
480ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET                 (RTAS_TOKEN_BASE + 0x23)
481ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE                   (RTAS_TOKEN_BASE + 0x24)
482ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL              (RTAS_TOKEN_BASE + 0x25)
483ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x26)
484ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x27)
485ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x28)
486ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x29)
4873a3b8502SAlexey Kardashevskiy 
488ae4de14cSAlexey Kardashevskiy #define RTAS_TOKEN_MAX                          (RTAS_TOKEN_BASE + 0x2A)
4893a3b8502SAlexey Kardashevskiy 
4903052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */
4913b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS      20
4923052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE        42
493b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID                        48
4943052d951SSam bobroff 
4958c8639dfSMike Day /* RTAS indicator/sensor types
4968c8639dfSMike Day  *
4978c8639dfSMike Day  * as defined by PAPR+ 2.7 7.3.5.4, Table 41
4988c8639dfSMike Day  *
4998c8639dfSMike Day  * NOTE: currently only DR-related sensors are implemented here
5008c8639dfSMike Day  */
5018c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE        9001
5028c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR                     9002
5038c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE       9003
5048c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
5058c8639dfSMike Day 
5063052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter
5073052d951SSam bobroff  * of the RTAS ibm,get-system-parameter call.
5083052d951SSam bobroff  */
5093052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED  0
5103052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
5113052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
5123052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC  3
5133052d951SSam bobroff 
5144fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr)
5154fe822e0SAlexey Kardashevskiy {
5164fe822e0SAlexey Kardashevskiy     return addr & ~0xF000000000000000ULL;
5174fe822e0SAlexey Kardashevskiy }
5184fe822e0SAlexey Kardashevskiy 
51939ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n)
52039ac8455SDavid Gibson {
521fdfba1a2SEdgar E. Iglesias     return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n));
52239ac8455SDavid Gibson }
52339ac8455SDavid Gibson 
524a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n)
525a14aa92bSGavin Shan {
526a14aa92bSGavin Shan     return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
527a14aa92bSGavin Shan }
528a14aa92bSGavin Shan 
52939ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val)
53039ac8455SDavid Gibson {
531ab1da857SEdgar E. Iglesias     stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val);
53239ac8455SDavid Gibson }
53339ac8455SDavid Gibson 
53428e02042SDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
535210b580bSAnthony Liguori                               uint32_t token,
53639ac8455SDavid Gibson                               uint32_t nargs, target_ulong args,
53739ac8455SDavid Gibson                               uint32_t nret, target_ulong rets);
5383a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
53928e02042SDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPRMachineState *sm,
54039ac8455SDavid Gibson                              uint32_t token, uint32_t nargs, target_ulong args,
54139ac8455SDavid Gibson                              uint32_t nret, target_ulong rets);
5423f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas);
5432cac78c1SDavid Gibson void spapr_load_rtas(sPAPRMachineState *spapr, void *fdt, hwaddr addr);
54439ac8455SDavid Gibson 
545ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT   12
546ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
547ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
548ad0ebb91SDavid Gibson 
549ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN    0x00000000
5504290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg)    (0x00000000 | (reg))
551c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \
552c8545818SAlexey Kardashevskiy     (0x80000000 | ((phb_index) << 8) | (window_num))
553d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn)   (!!((liobn) & 0x80000000))
554c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
555ad0ebb91SDavid Gibson 
55674d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX      2048
55774d042e5SDavid Gibson 
55879853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE    1
55979853e18STyrel Datwyler 
5602b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable;
56174d042e5SDavid Gibson 
562a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
563a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \
564a83000f5SAnthony Liguori     OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE)
565a83000f5SAnthony Liguori 
566a83000f5SAnthony Liguori struct sPAPRTCETable {
567a83000f5SAnthony Liguori     DeviceState parent;
568a83000f5SAnthony Liguori     uint32_t liobn;
569a83000f5SAnthony Liguori     uint32_t nb_table;
5701b8eceeeSAlexey Kardashevskiy     uint64_t bus_offset;
571650f33adSAlexey Kardashevskiy     uint32_t page_shift;
572a83000f5SAnthony Liguori     uint64_t *table;
573a26fdf39SAlexey Kardashevskiy     uint32_t mig_nb_table;
574a26fdf39SAlexey Kardashevskiy     uint64_t *mig_table;
575a83000f5SAnthony Liguori     bool bypass;
5766a81dd17SDavid Gibson     bool need_vfio;
577a83000f5SAnthony Liguori     int fd;
578b4b6eb77SAlexey Kardashevskiy     MemoryRegion root, iommu;
579ee9a569aSAlexey Kardashevskiy     struct VIOsPAPRDevice *vdev; /* for @bypass migration compatibility only */
580a83000f5SAnthony Liguori     QLIST_ENTRY(sPAPRTCETable) list;
581a83000f5SAnthony Liguori };
582a83000f5SAnthony Liguori 
583f9ce8e0aSThomas Huth sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn);
58431fe14d1SNathan Fontenot 
58531fe14d1SNathan Fontenot struct sPAPREventLogEntry {
58631fe14d1SNathan Fontenot     int log_type;
58779853e18STyrel Datwyler     bool exception;
58831fe14d1SNathan Fontenot     void *data;
58931fe14d1SNathan Fontenot     QTAILQ_ENTRY(sPAPREventLogEntry) next;
59031fe14d1SNathan Fontenot };
59131fe14d1SNathan Fontenot 
59228e02042SDavid Gibson void spapr_events_init(sPAPRMachineState *sm);
593ffbb1705SMichael Roth void spapr_dt_events(sPAPRMachineState *sm, void *fdt);
59428e02042SDavid Gibson int spapr_h_cas_compose_response(sPAPRMachineState *sm,
59503d196b7SBharata B Rao                                  target_ulong addr, target_ulong size,
5966787d27bSMichael Roth                                  sPAPROptionVector *ov5_updates);
597df7625d4SAlexey Kardashevskiy sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn);
598df7625d4SAlexey Kardashevskiy void spapr_tce_table_enable(sPAPRTCETable *tcet,
599df7625d4SAlexey Kardashevskiy                             uint32_t page_shift, uint64_t bus_offset,
600df7625d4SAlexey Kardashevskiy                             uint32_t nb_table);
601a26fdf39SAlexey Kardashevskiy void spapr_tce_table_disable(sPAPRTCETable *tcet);
602c10325d6SDavid Gibson void spapr_tce_set_need_vfio(sPAPRTCETable *tcet, bool need_vfio);
603c10325d6SDavid Gibson 
604a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet);
605ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname,
6065c4cbcf2SAlexey Kardashevskiy                  uint32_t liobn, uint64_t window, uint32_t size);
6075c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
6082b7dc949SPaolo Bonzini                       sPAPRTCETable *tcet);
609eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian);
6107a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_index(sPAPRDRConnector *drc);
6117a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_index(sPAPRDRConnector *drc);
6127a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_count(sPAPRDRConnectorType drc_type,
6137a36ae7aSBharata B Rao                                        uint32_t count);
6147a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_count(sPAPRDRConnectorType drc_type,
6157a36ae7aSBharata B Rao                                           uint32_t count);
616afdbd403SBharata B Rao void spapr_hotplug_req_add_by_count_indexed(sPAPRDRConnectorType drc_type,
617afdbd403SBharata B Rao                                             uint32_t count, uint32_t index);
618afdbd403SBharata B Rao void spapr_hotplug_req_remove_by_count_indexed(sPAPRDRConnectorType drc_type,
619afdbd403SBharata B Rao                                                uint32_t count, uint32_t index);
620af81cf32SBharata B Rao void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset,
621af81cf32SBharata B Rao                                     sPAPRMachineState *spapr);
62228df36a1SDavid Gibson 
62346503c2bSMichael Roth /* rtas-configure-connector state */
62446503c2bSMichael Roth struct sPAPRConfigureConnectorState {
62546503c2bSMichael Roth     uint32_t drc_index;
62646503c2bSMichael Roth     int fdt_offset;
62746503c2bSMichael Roth     int fdt_depth;
62846503c2bSMichael Roth     QTAILQ_ENTRY(sPAPRConfigureConnectorState) next;
62946503c2bSMichael Roth };
63046503c2bSMichael Roth 
63146503c2bSMichael Roth void spapr_ccs_reset_hook(void *opaque);
63246503c2bSMichael Roth 
63328df36a1SDavid Gibson #define TYPE_SPAPR_RTC "spapr-rtc"
6344d9392beSThomas Huth #define TYPE_SPAPR_RNG "spapr-rng"
63528df36a1SDavid Gibson 
63628df36a1SDavid Gibson void spapr_rtc_read(DeviceState *dev, struct tm *tm, uint32_t *ns);
637880ae7deSDavid Gibson int spapr_rtc_import_offset(DeviceState *dev, int64_t legacy_offset);
638ad0ebb91SDavid Gibson 
6394d9392beSThomas Huth int spapr_rng_populate_dt(void *fdt);
6404d9392beSThomas Huth 
641db4ef288SBharata B Rao #define SPAPR_MEMORY_BLOCK_SIZE (1 << 28) /* 256MB */
642db4ef288SBharata B Rao 
6434a1c9cf0SBharata B Rao /*
6444a1c9cf0SBharata B Rao  * This defines the maximum number of DIMM slots we can have for sPAPR
6454a1c9cf0SBharata B Rao  * guest. This is not defined by sPAPR but we are defining it to 32 slots
6464a1c9cf0SBharata B Rao  * based on default number of slots provided by PowerPC kernel.
6474a1c9cf0SBharata B Rao  */
6484a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS     32
6494a1c9cf0SBharata B Rao 
6504a1c9cf0SBharata B Rao /* 1GB alignment for hotplug memory region */
6514a1c9cf0SBharata B Rao #define SPAPR_HOTPLUG_MEM_ALIGN (1ULL << 30)
6524a1c9cf0SBharata B Rao 
65303d196b7SBharata B Rao /*
65403d196b7SBharata B Rao  * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory
65503d196b7SBharata B Rao  * property under ibm,dynamic-reconfiguration-memory node.
65603d196b7SBharata B Rao  */
65703d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6
65803d196b7SBharata B Rao 
65903d196b7SBharata B Rao /*
660d0e5a8f2SBharata B Rao  * Defines for flag value in ibm,dynamic-memory property under
661d0e5a8f2SBharata B Rao  * ibm,dynamic-reconfiguration-memory node.
66203d196b7SBharata B Rao  */
66303d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008
664d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020
665d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080
66603d196b7SBharata B Rao 
6671c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg);
6681c7ad77eSNicholas Piggin 
6692a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */
670