12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H 22a6a4076SMarkus Armbruster #define HW_SPAPR_H 39fdf0c29SDavid Gibson 4ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h" 59c17d615SPaolo Bonzini #include "sysemu/dma.h" 628e02042SDavid Gibson #include "hw/boards.h" 731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h" 84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h" 9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h" 1082cffa2eSCédric Le Goater #include "hw/ppc/spapr_irq.h" 11db1015e9SEduardo Habkost #include "qom/object.h" 12ce2918cbSDavid Gibson #include "hw/ppc/spapr_xive.h" /* For SpaprXive */ 130d8d6a24SThomas Huth #include "hw/ppc/xics.h" /* For ICSState */ 140fb6bd07SMichael Roth #include "hw/ppc/spapr_tpm_proxy.h" 15fc8c745dSAlexey Kardashevskiy #include "hw/ppc/vof.h" 16277f9acfSPaolo Bonzini 17ce2918cbSDavid Gibson struct SpaprVioBus; 18ce2918cbSDavid Gibson struct SpaprPhbState; 19ce2918cbSDavid Gibson struct SpaprNvram; 200d8d6a24SThomas Huth 21ce2918cbSDavid Gibson typedef struct SpaprEventLogEntry SpaprEventLogEntry; 22ce2918cbSDavid Gibson typedef struct SpaprEventSource SpaprEventSource; 23ce2918cbSDavid Gibson typedef struct SpaprPendingHpt SpaprPendingHpt; 244040ab72SDavid Gibson 254be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL 261b718907SDavid Gibson #define SPAPR_ENTRY_POINT 0x100 274be21d56SDavid Gibson 28afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ 512000000ULL 29afd10a0fSBharata B Rao 30147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc" 31147ff807SCédric Le Goater 328063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprRtcState, SPAPR_RTC) 33147ff807SCédric Le Goater 34ce2918cbSDavid Gibson struct SpaprRtcState { 35147ff807SCédric Le Goater /*< private >*/ 36147ff807SCédric Le Goater DeviceState parent_obj; 37147ff807SCédric Le Goater int64_t ns_offset; 38147ff807SCédric Le Goater }; 39147ff807SCédric Le Goater 40ce2918cbSDavid Gibson typedef struct SpaprDimmState SpaprDimmState; 4128e02042SDavid Gibson 4228e02042SDavid Gibson #define TYPE_SPAPR_MACHINE "spapr-machine" 43a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(SpaprMachineState, SpaprMachineClass, SPAPR_MACHINE) 44183930c0SDavid Gibson 4530f4b05bSDavid Gibson typedef enum { 4630f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DEFAULT = 0, 4730f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DISABLED, 4830f4b05bSDavid Gibson SPAPR_RESIZE_HPT_ENABLED, 4930f4b05bSDavid Gibson SPAPR_RESIZE_HPT_REQUIRED, 50ce2918cbSDavid Gibson } SpaprResizeHpt; 5130f4b05bSDavid Gibson 52183930c0SDavid Gibson /** 5333face6bSDavid Gibson * Capabilities 5433face6bSDavid Gibson */ 5533face6bSDavid Gibson 56ee76a09fSDavid Gibson /* Hardware Transactional Memory */ 574e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_HTM 0x00 5829386642SDavid Gibson /* Vector Scalar Extensions */ 594e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_VSX 0x01 602d1fb9bcSDavid Gibson /* Decimal Floating Point */ 614e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_DFP 0x02 628f38eaf8SSuraj Jitindar Singh /* Cache Flush on Privilege Change */ 638f38eaf8SSuraj Jitindar Singh #define SPAPR_CAP_CFPC 0x03 6409114fd8SSuraj Jitindar Singh /* Speculation Barrier Bounds Checking */ 6509114fd8SSuraj Jitindar Singh #define SPAPR_CAP_SBBC 0x04 664be8d4e7SSuraj Jitindar Singh /* Indirect Branch Serialisation */ 674be8d4e7SSuraj Jitindar Singh #define SPAPR_CAP_IBS 0x05 682309832aSDavid Gibson /* HPT Maximum Page Size (encoded as a shift) */ 692309832aSDavid Gibson #define SPAPR_CAP_HPT_MAXPAGESIZE 0x06 70b9a477b7SSuraj Jitindar Singh /* Nested KVM-HV */ 71b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NESTED_KVM_HV 0x07 72c982f5cfSSuraj Jitindar Singh /* Large Decrementer */ 73c982f5cfSSuraj Jitindar Singh #define SPAPR_CAP_LARGE_DECREMENTER 0x08 748ff43ee4SSuraj Jitindar Singh /* Count Cache Flush Assist HW Instruction */ 758ff43ee4SSuraj Jitindar Singh #define SPAPR_CAP_CCF_ASSIST 0x09 768af7e1feSNicholas Piggin /* Implements PAPR FWNMI option */ 778af7e1feSNicholas Piggin #define SPAPR_CAP_FWNMI 0x0A 7882123b75SBharata B Rao /* Support H_RPT_INVALIDATE */ 7982123b75SBharata B Rao #define SPAPR_CAP_RPT_INVALIDATE 0x0B 804e5fe368SSuraj Jitindar Singh /* Num Caps */ 8182123b75SBharata B Rao #define SPAPR_CAP_NUM (SPAPR_CAP_RPT_INVALIDATE + 1) 824e5fe368SSuraj Jitindar Singh 834e5fe368SSuraj Jitindar Singh /* 844e5fe368SSuraj Jitindar Singh * Capability Values 854e5fe368SSuraj Jitindar Singh */ 864e5fe368SSuraj Jitindar Singh /* Bool Caps */ 874e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_OFF 0x00 884e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_ON 0x01 89399b2896SSuraj Jitindar Singh 90c76c0d30SSuraj Jitindar Singh /* Custom Caps */ 91399b2896SSuraj Jitindar Singh 92399b2896SSuraj Jitindar Singh /* Generic */ 936898aed7SSuraj Jitindar Singh #define SPAPR_CAP_BROKEN 0x00 946898aed7SSuraj Jitindar Singh #define SPAPR_CAP_WORKAROUND 0x01 956898aed7SSuraj Jitindar Singh #define SPAPR_CAP_FIXED 0x02 96399b2896SSuraj Jitindar Singh /* SPAPR_CAP_IBS (cap-ibs) */ 97c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_IBS 0x02 98c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_CCD 0x03 99399b2896SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_NA 0x10 /* Lets leave a bit of a gap... */ 1002d1fb9bcSDavid Gibson 101b7573092SDaniel Henrique Barboza #define FDT_MAX_SIZE 0x200000 10291067db1SAlexey Kardashevskiy 1033a6e4ce6SDaniel Henrique Barboza /* Max number of GPUs per system */ 10430499fddSGreg Kurz #define NVGPU_MAX_NUM 6 10530499fddSGreg Kurz 1063a6e4ce6SDaniel Henrique Barboza /* Max number of NUMA nodes */ 1073a6e4ce6SDaniel Henrique Barboza #define NUMA_NODES_MAX_NUM (MAX_NODES + NVGPU_MAX_NUM) 1083a6e4ce6SDaniel Henrique Barboza 1093a6e4ce6SDaniel Henrique Barboza /* 1103a6e4ce6SDaniel Henrique Barboza * NUMA FORM1 macros. FORM1_DIST_REF_POINTS was taken from 1113a6e4ce6SDaniel Henrique Barboza * MAX_DISTANCE_REF_POINTS in arch/powerpc/mm/numa.h from Linux 1123a6e4ce6SDaniel Henrique Barboza * kernel source. It represents the amount of associativity domains 1133a6e4ce6SDaniel Henrique Barboza * for non-CPU resources. 1143a6e4ce6SDaniel Henrique Barboza * 1153a6e4ce6SDaniel Henrique Barboza * FORM1_NUMA_ASSOC_SIZE is the base array size of an ibm,associativity 1163a6e4ce6SDaniel Henrique Barboza * array for any non-CPU resource. 1173a6e4ce6SDaniel Henrique Barboza */ 1183a6e4ce6SDaniel Henrique Barboza #define FORM1_DIST_REF_POINTS 4 1193a6e4ce6SDaniel Henrique Barboza #define FORM1_NUMA_ASSOC_SIZE (FORM1_DIST_REF_POINTS + 1) 1203a6e4ce6SDaniel Henrique Barboza 121e0eb84d4SDaniel Henrique Barboza /* 122e0eb84d4SDaniel Henrique Barboza * FORM2 NUMA affinity has a single associativity domain, giving 123e0eb84d4SDaniel Henrique Barboza * us a assoc size of 2. 124e0eb84d4SDaniel Henrique Barboza */ 125e0eb84d4SDaniel Henrique Barboza #define FORM2_DIST_REF_POINTS 1 126e0eb84d4SDaniel Henrique Barboza #define FORM2_NUMA_ASSOC_SIZE (FORM2_DIST_REF_POINTS + 1) 127e0eb84d4SDaniel Henrique Barboza 128ce2918cbSDavid Gibson typedef struct SpaprCapabilities SpaprCapabilities; 129ce2918cbSDavid Gibson struct SpaprCapabilities { 1304e5fe368SSuraj Jitindar Singh uint8_t caps[SPAPR_CAP_NUM]; 13133face6bSDavid Gibson }; 13233face6bSDavid Gibson 13333face6bSDavid Gibson /** 134ce2918cbSDavid Gibson * SpaprMachineClass: 135183930c0SDavid Gibson */ 136ce2918cbSDavid Gibson struct SpaprMachineClass { 137183930c0SDavid Gibson /*< private >*/ 138183930c0SDavid Gibson MachineClass parent_class; 139183930c0SDavid Gibson 140183930c0SDavid Gibson /*< public >*/ 141224245bfSDavid Gibson bool dr_lmb_enabled; /* enable dynamic-reconfig/hotplug of LMBs */ 142962b6c36SMichael Roth bool dr_phb_enabled; /* enable dynamic-reconfig/hotplug of PHBs */ 143fea35ca4SAlexey Kardashevskiy bool update_dt_enabled; /* enable KVMPPC_H_UPDATE_DT */ 14457040d45SThomas Huth bool use_ohci_by_default; /* use USB-OHCI instead of XHCI */ 14546f7afa3SGreg Kurz bool pre_2_10_has_unused_icps; 14682cffa2eSCédric Le Goater bool legacy_irq_allocation; 14754255c1fSDavid Gibson uint32_t nr_xirqs; 1480a794529SDavid Gibson bool broken_host_serial_model; /* present real host info to the guest */ 1493725ef1aSGreg Kurz bool pre_4_1_migration; /* don't migrate hpt-max-page-size */ 1506c3829a2SAlexey Kardashevskiy bool linux_pci_probe; 15129cb4187SGreg Kurz bool smp_threads_vsmt; /* set VSMT to smp_threads by default */ 1521052ab67SDavid Gibson hwaddr rma_limit; /* clamp the RMA to this size */ 153a6030d7eSReza Arbab bool pre_5_1_assoc_refpoints; 15429bfe52aSDaniel Henrique Barboza bool pre_5_2_numa_associativity; 155e0eb84d4SDaniel Henrique Barboza bool pre_6_2_numa_affinity; 15682cffa2eSCédric Le Goater 157f5598c92SGreg Kurz bool (*phb_placement)(SpaprMachineState *spapr, uint32_t index, 158daa23699SDavid Gibson uint64_t *buid, hwaddr *pio, 159daa23699SDavid Gibson hwaddr *mmio32, hwaddr *mmio64, 160ec132efaSAlexey Kardashevskiy unsigned n_dma, uint32_t *liobns, hwaddr *nv2gpa, 161ec132efaSAlexey Kardashevskiy hwaddr *nv2atsd, Error **errp); 162ce2918cbSDavid Gibson SpaprResizeHpt resize_hpt_default; 163ce2918cbSDavid Gibson SpaprCapabilities default_caps; 164ce2918cbSDavid Gibson SpaprIrq *irq; 165183930c0SDavid Gibson }; 16628e02042SDavid Gibson 16728e02042SDavid Gibson /** 168ce2918cbSDavid Gibson * SpaprMachineState: 16928e02042SDavid Gibson */ 170ce2918cbSDavid Gibson struct SpaprMachineState { 17128e02042SDavid Gibson /*< private >*/ 17228e02042SDavid Gibson MachineState parent_obj; 17328e02042SDavid Gibson 174ce2918cbSDavid Gibson struct SpaprVioBus *vio_bus; 175ce2918cbSDavid Gibson QLIST_HEAD(, SpaprPhbState) phbs; 176ce2918cbSDavid Gibson struct SpaprNvram *nvram; 177ce2918cbSDavid Gibson SpaprRtcState rtc; 178a3467baaSDavid Gibson 179ce2918cbSDavid Gibson SpaprResizeHpt resize_hpt; 180a3467baaSDavid Gibson void *htab; 1814be21d56SDavid Gibson uint32_t htab_shift; 182a40888baSAlexey Kardashevskiy uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROC_TBL */ 183ce2918cbSDavid Gibson SpaprPendingHpt *pending_hpt; /* in-progress resize */ 1840b0b8310SDavid Gibson 185a8170e5eSAvi Kivity hwaddr rma_size; 186fea35ca4SAlexey Kardashevskiy uint32_t fdt_size; 187fea35ca4SAlexey Kardashevskiy uint32_t fdt_initial_size; 188fea35ca4SAlexey Kardashevskiy void *fdt_blob; 189a19f7fb0SDavid Gibson long kernel_size; 190a19f7fb0SDavid Gibson bool kernel_le; 19187262806SAlexey Kardashevskiy uint64_t kernel_addr; 192a19f7fb0SDavid Gibson uint32_t initrd_base; 193a19f7fb0SDavid Gibson long initrd_size; 194fc8c745dSAlexey Kardashevskiy Vof *vof; 195880ae7deSDavid Gibson uint64_t rtc_offset; /* Now used only during incoming migration */ 19698a8b524SAlexey Kardashevskiy struct PPCTimebase tb; 197f73eb948SPaolo Bonzini bool want_stdout_path; 198fa98fbfcSSam Bobroff uint32_t vsmt; /* Virtual SMT mode (KVM's "core stride") */ 19974d042e5SDavid Gibson 200120f738aSNicholas Piggin /* Nested HV support (TCG only) */ 201120f738aSNicholas Piggin uint64_t nested_ptcr; 202120f738aSNicholas Piggin 20374d042e5SDavid Gibson Notifier epow_notifier; 204ce2918cbSDavid Gibson QTAILQ_HEAD(, SpaprEventLogEntry) pending_events; 205ffbb1705SMichael Roth bool use_hotplug_event_source; 206ce2918cbSDavid Gibson SpaprEventSource *event_sources; 2074be21d56SDavid Gibson 2087843c0d6SDavid Gibson /* ibm,client-architecture-support option negotiation */ 209daa36379SDavid Gibson bool cas_pre_isa3_guest; 210ce2918cbSDavid Gibson SpaprOptionVector *ov5; /* QEMU-supported option vectors */ 211ce2918cbSDavid Gibson SpaprOptionVector *ov5_cas; /* negotiated (via CAS) option vectors */ 2127843c0d6SDavid Gibson uint32_t max_compat_pvr; 2137843c0d6SDavid Gibson 2144be21d56SDavid Gibson /* Migration state */ 2154be21d56SDavid Gibson int htab_save_index; 2164be21d56SDavid Gibson bool htab_first_pass; 217e68cb8b4SAlexey Kardashevskiy int htab_fd; 21846503c2bSMichael Roth 2190cffce56SDavid Gibson /* Pending DIMM unplug cache. It is populated when a LMB 2200cffce56SDavid Gibson * unplug starts. It can be regenerated if a migration 2210cffce56SDavid Gibson * occurs during the unplug process. */ 222ce2918cbSDavid Gibson QTAILQ_HEAD(, SpaprDimmState) pending_dimm_unplugs; 2230cffce56SDavid Gibson 2248af7e1feSNicholas Piggin /* State related to FWNMI option */ 2258af7e1feSNicholas Piggin 226edfdbf9cSNicholas Piggin /* System Reset and Machine Check Notification Routine addresses 2278af7e1feSNicholas Piggin * registered by "ibm,nmi-register" RTAS call. 2289ac703acSAravinda Prasad */ 229edfdbf9cSNicholas Piggin target_ulong fwnmi_system_reset_addr; 2308af7e1feSNicholas Piggin target_ulong fwnmi_machine_check_addr; 2318af7e1feSNicholas Piggin 2328af7e1feSNicholas Piggin /* Machine Check FWNMI synchronization, fwnmi_machine_check_interlock is 2338af7e1feSNicholas Piggin * set to -1 if a FWNMI machine check is not in progress, else is set to 2348af7e1feSNicholas Piggin * the CPU that was delivered the machine check, and is set back to -1 2358af7e1feSNicholas Piggin * when that CPU makes an "ibm,nmi-interlock" RTAS call. The cond is used 2368af7e1feSNicholas Piggin * to synchronize other CPUs. 2378af7e1feSNicholas Piggin */ 2388af7e1feSNicholas Piggin int fwnmi_machine_check_interlock; 2398af7e1feSNicholas Piggin QemuCond fwnmi_machine_check_interlock_cond; 2409ac703acSAravinda Prasad 2413bf0844fSGreg Kurz /* Set by -boot */ 2423bf0844fSGreg Kurz char *boot_device; 2433bf0844fSGreg Kurz 24428e02042SDavid Gibson /*< public >*/ 24528e02042SDavid Gibson char *kvm_type; 24627461d69SPrasad J Pandit char *host_model; 24727461d69SPrasad J Pandit char *host_serial; 248852ad27eSCédric Le Goater 24982cffa2eSCédric Le Goater int32_t irq_map_nr; 25082cffa2eSCédric Le Goater unsigned long *irq_map; 251ce2918cbSDavid Gibson SpaprIrq *irq; 252872ff3deSCédric Le Goater qemu_irq *qirqs; 25381106dddSDavid Gibson SpaprInterruptController *active_intc; 25481106dddSDavid Gibson ICSState *ics; 25581106dddSDavid Gibson SpaprXive *xive; 25633face6bSDavid Gibson 2574e5fe368SSuraj Jitindar Singh bool cmd_line_caps[SPAPR_CAP_NUM]; 258ce2918cbSDavid Gibson SpaprCapabilities def, eff, mig; 259ec132efaSAlexey Kardashevskiy 260ec132efaSAlexey Kardashevskiy unsigned gpu_numa_id; 2610fb6bd07SMichael Roth SpaprTpmProxy *tpm_proxy; 2622500fb42SAravinda Prasad 263a165ac67SDaniel Henrique Barboza uint32_t FORM1_assoc_array[NUMA_NODES_MAX_NUM][FORM1_NUMA_ASSOC_SIZE]; 264e0eb84d4SDaniel Henrique Barboza uint32_t FORM2_assoc_array[NUMA_NODES_MAX_NUM][FORM2_NUMA_ASSOC_SIZE]; 265f1aa45ffSDaniel Henrique Barboza 2662500fb42SAravinda Prasad Error *fwnmi_migration_blocker; 26728e02042SDavid Gibson }; 2689fdf0c29SDavid Gibson 2699fdf0c29SDavid Gibson #define H_SUCCESS 0 2709fdf0c29SDavid Gibson #define H_BUSY 1 /* Hardware busy -- retry later */ 2719fdf0c29SDavid Gibson #define H_CLOSED 2 /* Resource closed */ 2729fdf0c29SDavid Gibson #define H_NOT_AVAILABLE 3 2739fdf0c29SDavid Gibson #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */ 2749fdf0c29SDavid Gibson #define H_PARTIAL 5 2759fdf0c29SDavid Gibson #define H_IN_PROGRESS 14 /* Kind of like busy */ 2769fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15 2779fdf0c29SDavid Gibson #define H_PARTIAL_STORE 16 2789fdf0c29SDavid Gibson #define H_PENDING 17 /* returned from H_POLL_PENDING */ 2799fdf0c29SDavid Gibson #define H_CONTINUE 18 /* Returned from H_Join on success */ 2809fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */ 2819fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \ 2829fdf0c29SDavid Gibson is a good time to retry */ 2839fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \ 2849fdf0c29SDavid Gibson is a good time to retry */ 2859fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \ 2869fdf0c29SDavid Gibson is a good time to retry */ 2879fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \ 2889fdf0c29SDavid Gibson is a good time to retry */ 2899fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \ 2909fdf0c29SDavid Gibson is a good time to retry */ 2919fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \ 2929fdf0c29SDavid Gibson is a good time to retry */ 2939fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */ 2949fdf0c29SDavid Gibson #define H_HARDWARE -1 /* Hardware error */ 2959fdf0c29SDavid Gibson #define H_FUNCTION -2 /* Function not supported */ 2969fdf0c29SDavid Gibson #define H_PRIVILEGE -3 /* Caller not privileged */ 2979fdf0c29SDavid Gibson #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */ 2989fdf0c29SDavid Gibson #define H_BAD_MODE -5 /* Illegal msr value */ 2999fdf0c29SDavid Gibson #define H_PTEG_FULL -6 /* PTEG is full */ 3009fdf0c29SDavid Gibson #define H_NOT_FOUND -7 /* PTE was not found" */ 3019fdf0c29SDavid Gibson #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */ 3029fdf0c29SDavid Gibson #define H_NO_MEM -9 3039fdf0c29SDavid Gibson #define H_AUTHORITY -10 3049fdf0c29SDavid Gibson #define H_PERMISSION -11 3059fdf0c29SDavid Gibson #define H_DROPPED -12 3069fdf0c29SDavid Gibson #define H_SOURCE_PARM -13 3079fdf0c29SDavid Gibson #define H_DEST_PARM -14 3089fdf0c29SDavid Gibson #define H_REMOTE_PARM -15 3099fdf0c29SDavid Gibson #define H_RESOURCE -16 3109fdf0c29SDavid Gibson #define H_ADAPTER_PARM -17 3119fdf0c29SDavid Gibson #define H_RH_PARM -18 3129fdf0c29SDavid Gibson #define H_RCQ_PARM -19 3139fdf0c29SDavid Gibson #define H_SCQ_PARM -20 3149fdf0c29SDavid Gibson #define H_EQ_PARM -21 3159fdf0c29SDavid Gibson #define H_RT_PARM -22 3169fdf0c29SDavid Gibson #define H_ST_PARM -23 3179fdf0c29SDavid Gibson #define H_SIGT_PARM -24 3189fdf0c29SDavid Gibson #define H_TOKEN_PARM -25 3199fdf0c29SDavid Gibson #define H_MLENGTH_PARM -27 3209fdf0c29SDavid Gibson #define H_MEM_PARM -28 3219fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29 3229fdf0c29SDavid Gibson #define H_ATTR_PARM -30 3239fdf0c29SDavid Gibson #define H_PORT_PARM -31 3249fdf0c29SDavid Gibson #define H_MCG_PARM -32 3259fdf0c29SDavid Gibson #define H_VL_PARM -33 3269fdf0c29SDavid Gibson #define H_TSIZE_PARM -34 3279fdf0c29SDavid Gibson #define H_TRACE_PARM -35 3289fdf0c29SDavid Gibson 3299fdf0c29SDavid Gibson #define H_MASK_PARM -37 3309fdf0c29SDavid Gibson #define H_MCG_FULL -38 3319fdf0c29SDavid Gibson #define H_ALIAS_EXIST -39 3329fdf0c29SDavid Gibson #define H_P_COUNTER -40 3339fdf0c29SDavid Gibson #define H_TABLE_FULL -41 3349fdf0c29SDavid Gibson #define H_ALT_TABLE -42 3359fdf0c29SDavid Gibson #define H_MR_CONDITION -43 3369fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44 3379fdf0c29SDavid Gibson #define H_R_STATE -45 3389fdf0c29SDavid Gibson #define H_RESCINDEND -46 33942561bf2SAnton Blanchard #define H_P2 -55 34042561bf2SAnton Blanchard #define H_P3 -56 34142561bf2SAnton Blanchard #define H_P4 -57 34242561bf2SAnton Blanchard #define H_P5 -58 34342561bf2SAnton Blanchard #define H_P6 -59 34442561bf2SAnton Blanchard #define H_P7 -60 34542561bf2SAnton Blanchard #define H_P8 -61 34642561bf2SAnton Blanchard #define H_P9 -62 347b5513584SShivaprasad G Bhat #define H_UNSUPPORTED -67 348b5fca656SShivaprasad G Bhat #define H_OVERLAP -68 34942561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256 3509fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005 3519fdf0c29SDavid Gibson 3529fdf0c29SDavid Gibson 3539fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware 3549fdf0c29SDavid Gibson * when a call cannot be completed now, but the identical call 3559fdf0c29SDavid Gibson * should be retried later. This prevents calls blocking in the 3569fdf0c29SDavid Gibson * firmware for long periods of time. Annoyingly the firmware can return 3579fdf0c29SDavid Gibson * a range of return codes, hinting at how long we should wait before 3589fdf0c29SDavid Gibson * retrying. If you don't care for the hint, the macro below is a good 3599fdf0c29SDavid Gibson * way to check for the long_busy return codes 3609fdf0c29SDavid Gibson */ 3619fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \ 3629fdf0c29SDavid Gibson && (x <= H_LONG_BUSY_END_RANGE)) 3639fdf0c29SDavid Gibson 3649fdf0c29SDavid Gibson /* Flags */ 3659fdf0c29SDavid Gibson #define H_LARGE_PAGE (1ULL<<(63-16)) 3669fdf0c29SDavid Gibson #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */ 3679fdf0c29SDavid Gibson #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */ 3689fdf0c29SDavid Gibson #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */ 3699fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28)) 3709fdf0c29SDavid Gibson #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30))) 3719fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED) 3729fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31))) 3739fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE 3749fdf0c29SDavid Gibson #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */ 3759fdf0c29SDavid Gibson #define H_ANDCOND (1ULL<<(63-33)) 3769fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */ 3779fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */ 3789fdf0c29SDavid Gibson #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */ 3799fdf0c29SDavid Gibson #define H_COPY_PAGE (1ULL<<(63-49)) 3809fdf0c29SDavid Gibson #define H_N (1ULL<<(63-61)) 3819fdf0c29SDavid Gibson #define H_PP1 (1ULL<<(63-62)) 3829fdf0c29SDavid Gibson #define H_PP2 (1ULL<<(63-63)) 3839fdf0c29SDavid Gibson 384a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */ 385a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR 1 386a7913d5eSRavi Bangoria #define H_SET_MODE_RESOURCE_SET_DAWR0 2 387a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE 3 388a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE 4 389a46622fdSAlexey Kardashevskiy 390a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */ 39142561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG 0 39242561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1 39342561bf2SAnton Blanchard 3949fdf0c29SDavid Gibson /* VASI States */ 3959fdf0c29SDavid Gibson #define H_VASI_INVALID 0 3969fdf0c29SDavid Gibson #define H_VASI_ENABLED 1 3979fdf0c29SDavid Gibson #define H_VASI_ABORTED 2 3989fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3 3999fdf0c29SDavid Gibson #define H_VASI_SUSPENDED 4 4009fdf0c29SDavid Gibson #define H_VASI_RESUMED 5 4019fdf0c29SDavid Gibson #define H_VASI_COMPLETED 6 4029fdf0c29SDavid Gibson 4039fdf0c29SDavid Gibson /* DABRX flags */ 4049fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61)) 4059fdf0c29SDavid Gibson #define H_DABRX_KERNEL (1ULL<<(63-62)) 4069fdf0c29SDavid Gibson #define H_DABRX_USER (1ULL<<(63-63)) 4079fdf0c29SDavid Gibson 4088acc2ae5SSuraj Jitindar Singh /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */ 4098acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_SPEC_BAR_ORI31 PPC_BIT(0) 4108acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTRL_SERIALISED PPC_BIT(1) 4118acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_ORI30 PPC_BIT(2) 4128acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_TRIG2 PPC_BIT(3) 4138acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_THREAD_PRIV PPC_BIT(4) 4148acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_HON_BRANCH_HINTS PPC_BIT(5) 4158acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_THR_RECONF_TRIG PPC_BIT(6) 416c76c0d30SSuraj Jitindar Singh #define H_CPU_CHAR_CACHE_COUNT_DIS PPC_BIT(7) 417399b2896SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTR_FLUSH_ASSIST PPC_BIT(9) 41817fd09c0SNicholas Piggin 4198acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_FAVOUR_SECURITY PPC_BIT(0) 4208acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_L1D_FLUSH_PR PPC_BIT(1) 4218acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR PPC_BIT(2) 422399b2896SSuraj Jitindar Singh #define H_CPU_BEHAV_FLUSH_COUNT_CACHE PPC_BIT(5) 42317fd09c0SNicholas Piggin #define H_CPU_BEHAV_NO_L1D_FLUSH_ENTRY PPC_BIT(7) 42417fd09c0SNicholas Piggin #define H_CPU_BEHAV_NO_L1D_FLUSH_UACCESS PPC_BIT(8) 4258acc2ae5SSuraj Jitindar Singh 42666a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */ 4279fdf0c29SDavid Gibson #define H_CB_ALIGNMENT 4096 4289fdf0c29SDavid Gibson 4299fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */ 4309fdf0c29SDavid Gibson #define H_REMOVE 0x04 4319fdf0c29SDavid Gibson #define H_ENTER 0x08 4329fdf0c29SDavid Gibson #define H_READ 0x0c 4339fdf0c29SDavid Gibson #define H_CLEAR_MOD 0x10 4349fdf0c29SDavid Gibson #define H_CLEAR_REF 0x14 4359fdf0c29SDavid Gibson #define H_PROTECT 0x18 4369fdf0c29SDavid Gibson #define H_GET_TCE 0x1c 4379fdf0c29SDavid Gibson #define H_PUT_TCE 0x20 4389fdf0c29SDavid Gibson #define H_SET_SPRG0 0x24 4399fdf0c29SDavid Gibson #define H_SET_DABR 0x28 4409fdf0c29SDavid Gibson #define H_PAGE_INIT 0x2c 4419fdf0c29SDavid Gibson #define H_SET_ASR 0x30 4429fdf0c29SDavid Gibson #define H_ASR_ON 0x34 4439fdf0c29SDavid Gibson #define H_ASR_OFF 0x38 4449fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD 0x3c 4459fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE 0x40 4469fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD 0x44 4479fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE 0x48 4489fdf0c29SDavid Gibson #define H_LOGICAL_ICBI 0x4c 4499fdf0c29SDavid Gibson #define H_LOGICAL_DCBF 0x50 4509fdf0c29SDavid Gibson #define H_GET_TERM_CHAR 0x54 4519fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR 0x58 4529fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL 0x5c 4539fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA 0x60 4549fdf0c29SDavid Gibson #define H_EOI 0x64 4559fdf0c29SDavid Gibson #define H_CPPR 0x68 4569fdf0c29SDavid Gibson #define H_IPI 0x6c 4579fdf0c29SDavid Gibson #define H_IPOLL 0x70 4589fdf0c29SDavid Gibson #define H_XIRR 0x74 4599fdf0c29SDavid Gibson #define H_PERFMON 0x7c 4609fdf0c29SDavid Gibson #define H_MIGRATE_DMA 0x78 4619fdf0c29SDavid Gibson #define H_REGISTER_VPA 0xDC 4629fdf0c29SDavid Gibson #define H_CEDE 0xE0 4639fdf0c29SDavid Gibson #define H_CONFER 0xE4 4649fdf0c29SDavid Gibson #define H_PROD 0xE8 4659fdf0c29SDavid Gibson #define H_GET_PPP 0xEC 4669fdf0c29SDavid Gibson #define H_SET_PPP 0xF0 4679fdf0c29SDavid Gibson #define H_PURR 0xF4 4689fdf0c29SDavid Gibson #define H_PIC 0xF8 4699fdf0c29SDavid Gibson #define H_REG_CRQ 0xFC 4709fdf0c29SDavid Gibson #define H_FREE_CRQ 0x100 4719fdf0c29SDavid Gibson #define H_VIO_SIGNAL 0x104 4729fdf0c29SDavid Gibson #define H_SEND_CRQ 0x108 4739fdf0c29SDavid Gibson #define H_COPY_RDMA 0x110 4749fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN 0x114 4759fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN 0x118 4769fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C 4779fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN 0x120 4789fdf0c29SDavid Gibson #define H_BULK_REMOVE 0x124 4799fdf0c29SDavid Gibson #define H_MULTICAST_CTRL 0x130 4809fdf0c29SDavid Gibson #define H_SET_XDABR 0x134 4819fdf0c29SDavid Gibson #define H_STUFF_TCE 0x138 4829fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT 0x13C 4839fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C 4849fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO 0x150 4859fdf0c29SDavid Gibson #define H_REGISTER_VTERM 0x154 4869fdf0c29SDavid Gibson #define H_FREE_VTERM 0x158 4879fdf0c29SDavid Gibson #define H_RESET_EVENTS 0x15C 4889fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE 0x160 4899fdf0c29SDavid Gibson #define H_FREE_RESOURCE 0x164 4909fdf0c29SDavid Gibson #define H_MODIFY_QP 0x168 4919fdf0c29SDavid Gibson #define H_QUERY_QP 0x16C 4929fdf0c29SDavid Gibson #define H_REREGISTER_PMR 0x170 4939fdf0c29SDavid Gibson #define H_REGISTER_SMR 0x174 4949fdf0c29SDavid Gibson #define H_QUERY_MR 0x178 4959fdf0c29SDavid Gibson #define H_QUERY_MW 0x17C 4969fdf0c29SDavid Gibson #define H_QUERY_HCA 0x180 4979fdf0c29SDavid Gibson #define H_QUERY_PORT 0x184 4989fdf0c29SDavid Gibson #define H_MODIFY_PORT 0x188 4999fdf0c29SDavid Gibson #define H_DEFINE_AQP1 0x18C 5009fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER 0x190 5019fdf0c29SDavid Gibson #define H_DEFINE_AQP0 0x194 5029fdf0c29SDavid Gibson #define H_RESIZE_MR 0x198 5039fdf0c29SDavid Gibson #define H_ATTACH_MCQP 0x19C 5049fdf0c29SDavid Gibson #define H_DETACH_MCQP 0x1A0 5059fdf0c29SDavid Gibson #define H_CREATE_RPT 0x1A4 5069fdf0c29SDavid Gibson #define H_REMOVE_RPT 0x1A8 5079fdf0c29SDavid Gibson #define H_REGISTER_RPAGES 0x1AC 5089fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC 0x1B0 5099fdf0c29SDavid Gibson #define H_ERROR_DATA 0x1B4 5109fdf0c29SDavid Gibson #define H_GET_HCA_INFO 0x1B8 5119fdf0c29SDavid Gibson #define H_GET_PERF_COUNT 0x1BC 5129fdf0c29SDavid Gibson #define H_MANAGE_TRACE 0x1C0 513c59704b2SSuraj Jitindar Singh #define H_GET_CPU_CHARACTERISTICS 0x1C8 5149fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4 5159fdf0c29SDavid Gibson #define H_QUERY_INT_STATE 0x1E4 5169fdf0c29SDavid Gibson #define H_POLL_PENDING 0x1D8 5179fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES 0x244 5189fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP 0x250 5199fdf0c29SDavid Gibson #define H_QUERY_HEA_QP 0x254 5209fdf0c29SDavid Gibson #define H_QUERY_HEA 0x258 5219fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT 0x25C 5229fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT 0x260 5239fdf0c29SDavid Gibson #define H_REG_BCMC 0x264 5249fdf0c29SDavid Gibson #define H_DEREG_BCMC 0x268 5259fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES 0x26C 5269fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA 0x270 5279fdf0c29SDavid Gibson #define H_GET_HEA_INFO 0x274 5289fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE 0x278 5299fdf0c29SDavid Gibson #define H_ADD_CONN 0x284 5309fdf0c29SDavid Gibson #define H_DEL_CONN 0x288 5319fdf0c29SDavid Gibson #define H_JOIN 0x298 5329fdf0c29SDavid Gibson #define H_VASI_STATE 0x2A4 5339fdf0c29SDavid Gibson #define H_ENABLE_CRQ 0x2B0 5349fdf0c29SDavid Gibson #define H_GET_EM_PARMS 0x2B8 5359fdf0c29SDavid Gibson #define H_SET_MPP 0x2D0 5369fdf0c29SDavid Gibson #define H_GET_MPP 0x2D4 537c24ba3d0SLaurent Vivier #define H_HOME_NODE_ASSOCIATIVITY 0x2EC 5385d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X 0x2FC 5394d9392beSThomas Huth #define H_RANDOM 0x300 54042561bf2SAnton Blanchard #define H_SET_MODE 0x31C 54130f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE 0x36C 54230f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT 0x370 543d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB 0x374 544d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID 0x378 545d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL 0x37C 5461c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET 0x380 54723bcd5ebSCédric Le Goater 54823bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_INFO 0x3A8 54923bcd5ebSCédric Le Goater #define H_INT_SET_SOURCE_CONFIG 0x3AC 55023bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_CONFIG 0x3B0 55123bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_INFO 0x3B4 55223bcd5ebSCédric Le Goater #define H_INT_SET_QUEUE_CONFIG 0x3B8 55323bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_CONFIG 0x3BC 55423bcd5ebSCédric Le Goater #define H_INT_SET_OS_REPORTING_LINE 0x3C0 55523bcd5ebSCédric Le Goater #define H_INT_GET_OS_REPORTING_LINE 0x3C4 55623bcd5ebSCédric Le Goater #define H_INT_ESB 0x3C8 55723bcd5ebSCédric Le Goater #define H_INT_SYNC 0x3CC 55823bcd5ebSCédric Le Goater #define H_INT_RESET 0x3D0 559b5fca656SShivaprasad G Bhat #define H_SCM_READ_METADATA 0x3E4 560b5fca656SShivaprasad G Bhat #define H_SCM_WRITE_METADATA 0x3E8 561b5fca656SShivaprasad G Bhat #define H_SCM_BIND_MEM 0x3EC 562b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_MEM 0x3F0 563b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_ALL 0x3FC 56453d7d7e2SVaibhav Jain #define H_SCM_HEALTH 0x400 56582123b75SBharata B Rao #define H_RPT_INVALIDATE 0x448 566b5513584SShivaprasad G Bhat #define H_SCM_FLUSH 0x44C 56723bcd5ebSCédric Le Goater 568b5513584SShivaprasad G Bhat #define MAX_HCALL_OPCODE H_SCM_FLUSH 5699fdf0c29SDavid Gibson 57039ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp 57139ac8455SDavid Gibson * as well. 57239ac8455SDavid Gibson * 57339ac8455SDavid Gibson * We also need some hcalls which are specific to qemu / KVM-on-POWER. 574498cd995SGreg Kurz * We put those into the 0xf000-0xfffc range which is reserved by PAPR 575498cd995SGreg Kurz * for "platform-specific" hcalls. 57639ac8455SDavid Gibson */ 57739ac8455SDavid Gibson #define KVMPPC_HCALL_BASE 0xf000 57839ac8455SDavid Gibson #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0) 579c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1) 5802a6593cbSAlexey Kardashevskiy /* Client Architecture support */ 5812a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS (KVMPPC_HCALL_BASE + 0x2) 582fea35ca4SAlexey Kardashevskiy #define KVMPPC_H_UPDATE_DT (KVMPPC_HCALL_BASE + 0x3) 583fc8c745dSAlexey Kardashevskiy /* 0x4 was used for KVMPPC_H_UPDATE_PHANDLE in SLOF */ 584fc8c745dSAlexey Kardashevskiy #define KVMPPC_H_VOF_CLIENT (KVMPPC_HCALL_BASE + 0x5) 585120f738aSNicholas Piggin 586120f738aSNicholas Piggin /* Platform-specific hcalls used for nested HV KVM */ 587120f738aSNicholas Piggin #define KVMPPC_H_SET_PARTITION_TABLE (KVMPPC_HCALL_BASE + 0x800) 588120f738aSNicholas Piggin #define KVMPPC_H_ENTER_NESTED (KVMPPC_HCALL_BASE + 0x804) 589120f738aSNicholas Piggin #define KVMPPC_H_TLB_INVALIDATE (KVMPPC_HCALL_BASE + 0x808) 590120f738aSNicholas Piggin #define KVMPPC_H_COPY_TOFROM_GUEST (KVMPPC_HCALL_BASE + 0x80C) 591120f738aSNicholas Piggin 592120f738aSNicholas Piggin #define KVMPPC_HCALL_MAX KVMPPC_H_COPY_TOFROM_GUEST 59339ac8455SDavid Gibson 5940fb6bd07SMichael Roth /* 5950fb6bd07SMichael Roth * The hcall range 0xEF00 to 0xEF80 is reserved for use in facilitating 5960fb6bd07SMichael Roth * Secure VM mode via an Ultravisor / Protected Execution Facility 5970fb6bd07SMichael Roth */ 5980fb6bd07SMichael Roth #define SVM_HCALL_BASE 0xEF00 5990fb6bd07SMichael Roth #define SVM_H_TPM_COMM 0xEF10 6000fb6bd07SMichael Roth #define SVM_HCALL_MAX SVM_H_TPM_COMM 6010fb6bd07SMichael Roth 602120f738aSNicholas Piggin /* 603120f738aSNicholas Piggin * Register state for entering a nested guest with H_ENTER_NESTED. 604120f738aSNicholas Piggin * New member must be added at the end. 605120f738aSNicholas Piggin */ 606120f738aSNicholas Piggin struct kvmppc_hv_guest_state { 607120f738aSNicholas Piggin uint64_t version; /* version of this structure layout, must be first */ 608120f738aSNicholas Piggin uint32_t lpid; 609120f738aSNicholas Piggin uint32_t vcpu_token; 610120f738aSNicholas Piggin /* These registers are hypervisor privileged (at least for writing) */ 611120f738aSNicholas Piggin uint64_t lpcr; 612120f738aSNicholas Piggin uint64_t pcr; 613120f738aSNicholas Piggin uint64_t amor; 614120f738aSNicholas Piggin uint64_t dpdes; 615120f738aSNicholas Piggin uint64_t hfscr; 616120f738aSNicholas Piggin int64_t tb_offset; 617120f738aSNicholas Piggin uint64_t dawr0; 618120f738aSNicholas Piggin uint64_t dawrx0; 619120f738aSNicholas Piggin uint64_t ciabr; 620120f738aSNicholas Piggin uint64_t hdec_expiry; 621120f738aSNicholas Piggin uint64_t purr; 622120f738aSNicholas Piggin uint64_t spurr; 623120f738aSNicholas Piggin uint64_t ic; 624120f738aSNicholas Piggin uint64_t vtb; 625120f738aSNicholas Piggin uint64_t hdar; 626120f738aSNicholas Piggin uint64_t hdsisr; 627120f738aSNicholas Piggin uint64_t heir; 628120f738aSNicholas Piggin uint64_t asdr; 629120f738aSNicholas Piggin /* These are OS privileged but need to be set late in guest entry */ 630120f738aSNicholas Piggin uint64_t srr0; 631120f738aSNicholas Piggin uint64_t srr1; 632120f738aSNicholas Piggin uint64_t sprg[4]; 633120f738aSNicholas Piggin uint64_t pidr; 634120f738aSNicholas Piggin uint64_t cfar; 635120f738aSNicholas Piggin uint64_t ppr; 636120f738aSNicholas Piggin /* Version 1 ends here */ 637120f738aSNicholas Piggin uint64_t dawr1; 638120f738aSNicholas Piggin uint64_t dawrx1; 639120f738aSNicholas Piggin /* Version 2 ends here */ 640120f738aSNicholas Piggin }; 641120f738aSNicholas Piggin 642120f738aSNicholas Piggin /* Latest version of hv_guest_state structure */ 643120f738aSNicholas Piggin #define HV_GUEST_STATE_VERSION 2 644120f738aSNicholas Piggin 645120f738aSNicholas Piggin /* Linux 64-bit powerpc pt_regs struct, used by nested HV */ 646120f738aSNicholas Piggin struct kvmppc_pt_regs { 647120f738aSNicholas Piggin uint64_t gpr[32]; 648120f738aSNicholas Piggin uint64_t nip; 649120f738aSNicholas Piggin uint64_t msr; 650120f738aSNicholas Piggin uint64_t orig_gpr3; /* Used for restarting system calls */ 651120f738aSNicholas Piggin uint64_t ctr; 652120f738aSNicholas Piggin uint64_t link; 653120f738aSNicholas Piggin uint64_t xer; 654120f738aSNicholas Piggin uint64_t ccr; 655120f738aSNicholas Piggin uint64_t softe; /* Soft enabled/disabled */ 656120f738aSNicholas Piggin uint64_t trap; /* Reason for being here */ 657120f738aSNicholas Piggin uint64_t dar; /* Fault registers */ 658120f738aSNicholas Piggin uint64_t dsisr; /* on 4xx/Book-E used for ESR */ 659120f738aSNicholas Piggin uint64_t result; /* Result of a system call */ 660120f738aSNicholas Piggin }; 6610fb6bd07SMichael Roth 662ce2918cbSDavid Gibson typedef struct SpaprDeviceTreeUpdateHeader { 6632a6593cbSAlexey Kardashevskiy uint32_t version_id; 664ce2918cbSDavid Gibson } SpaprDeviceTreeUpdateHeader; 6652a6593cbSAlexey Kardashevskiy 6669fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \ 667aaf87c66SThomas Huth do { \ 668aaf87c66SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \ 669aaf87c66SThomas Huth } while (0) 6709fdf0c29SDavid Gibson 671ce2918cbSDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, 6729fdf0c29SDavid Gibson target_ulong opcode, 6739fdf0c29SDavid Gibson target_ulong *args); 6749fdf0c29SDavid Gibson 6759fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn); 676aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, 6779fdf0c29SDavid Gibson target_ulong *args); 678120f738aSNicholas Piggin 679120f738aSNicholas Piggin void spapr_exit_nested(PowerPCCPU *cpu, int excp); 680120f738aSNicholas Piggin 681962104f0SLucas Mateus Castro (alqotel) target_ulong softmmu_resize_hpt_prepare(PowerPCCPU *cpu, SpaprMachineState *spapr, 682962104f0SLucas Mateus Castro (alqotel) target_ulong shift); 683962104f0SLucas Mateus Castro (alqotel) target_ulong softmmu_resize_hpt_commit(PowerPCCPU *cpu, SpaprMachineState *spapr, 684962104f0SLucas Mateus Castro (alqotel) target_ulong flags, target_ulong shift); 685962104f0SLucas Mateus Castro (alqotel) bool is_ram_address(SpaprMachineState *spapr, hwaddr addr); 686962104f0SLucas Mateus Castro (alqotel) void push_sregs_to_kvm_pr(SpaprMachineState *spapr); 6879fdf0c29SDavid Gibson 68803ef074cSNicholas Piggin /* Virtual Processor Area structure constants */ 68903ef074cSNicholas Piggin #define VPA_MIN_SIZE 640 69003ef074cSNicholas Piggin #define VPA_SIZE_OFFSET 0x4 69103ef074cSNicholas Piggin #define VPA_SHARED_PROC_OFFSET 0x9 69203ef074cSNicholas Piggin #define VPA_SHARED_PROC_VAL 0x2 69303ef074cSNicholas Piggin #define VPA_DISPATCH_COUNTER 0x100 69403ef074cSNicholas Piggin 695ee954280SGavin Shan /* ibm,set-eeh-option */ 696ee954280SGavin Shan #define RTAS_EEH_DISABLE 0 697ee954280SGavin Shan #define RTAS_EEH_ENABLE 1 698ee954280SGavin Shan #define RTAS_EEH_THAW_IO 2 699ee954280SGavin Shan #define RTAS_EEH_THAW_DMA 3 700ee954280SGavin Shan 701ee954280SGavin Shan /* ibm,get-config-addr-info2 */ 702ee954280SGavin Shan #define RTAS_GET_PE_ADDR 0 703ee954280SGavin Shan #define RTAS_GET_PE_MODE 1 704ee954280SGavin Shan #define RTAS_PE_MODE_NONE 0 705ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED 1 706ee954280SGavin Shan #define RTAS_PE_MODE_SHARED 2 707ee954280SGavin Shan 708ee954280SGavin Shan /* ibm,read-slot-reset-state2 */ 709ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL 0 710ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET 1 711ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2 712ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA 4 713ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL 5 714ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT 0 715ee954280SGavin Shan #define RTAS_EEH_SUPPORT 1 716ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO 1000 717ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO 0 718ee954280SGavin Shan 719ee954280SGavin Shan /* ibm,set-slot-reset */ 720ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE 0 721ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT 1 722ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL 3 723ee954280SGavin Shan 724ee954280SGavin Shan /* ibm,slot-error-detail */ 725ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG 1 726ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG 2 727ee954280SGavin Shan 728a64d325dSAlexey Kardashevskiy /* RTAS return codes */ 729a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS 0 730a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND 1 731a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR -1 732a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY -2 733a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR -3 7343ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED -3 7359d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR -3 7363ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED -9002 737c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR -9999 738a64d325dSAlexey Kardashevskiy 739ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */ 740ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K 0x01 741ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K 0x02 742ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M 0x04 743ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M 0x08 744ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M 0x10 745ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M 0x20 746ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M 0x40 747ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G 0x80 7484c7daca3SAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_2M 0x100 749ae4de14cSAlexey Kardashevskiy 7503a3b8502SAlexey Kardashevskiy /* RTAS tokens */ 7513a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE 0x2000 7523a3b8502SAlexey Kardashevskiy 7533a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER (RTAS_TOKEN_BASE + 0x00) 7543a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x01) 7553a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x02) 7563a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF (RTAS_TOKEN_BASE + 0x03) 7573a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT (RTAS_TOKEN_BASE + 0x04) 7583a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE (RTAS_TOKEN_BASE + 0x05) 7593a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU (RTAS_TOKEN_BASE + 0x06) 7603a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF (RTAS_TOKEN_BASE + 0x07) 7613a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x08) 7623a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x09) 7633a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE (RTAS_TOKEN_BASE + 0x0A) 7643a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE (RTAS_TOKEN_BASE + 0x0B) 7653a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF (RTAS_TOKEN_BASE + 0x0C) 7663a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON (RTAS_TOKEN_BASE + 0x0D) 7673a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION (RTAS_TOKEN_BASE + 0x0E) 7683a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN (RTAS_TOKEN_BASE + 0x0F) 7693a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS (RTAS_TOKEN_BASE + 0x10) 7703a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE (RTAS_TOKEN_BASE + 0x11) 7713a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH (RTAS_TOKEN_BASE + 0x12) 7723a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE (RTAS_TOKEN_BASE + 0x13) 7733a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x14) 7743a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x15) 7753a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x16) 7763a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x17) 7773a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER (RTAS_TOKEN_BASE + 0x18) 7783a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI (RTAS_TOKEN_BASE + 0x19) 7793a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR (RTAS_TOKEN_BASE + 0x1A) 7803a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1B) 7813a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1C) 7823a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE (RTAS_TOKEN_BASE + 0x1D) 7833a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR (RTAS_TOKEN_BASE + 0x1E) 7843a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM (RTAS_TOKEN_BASE + 0x1F) 785ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION (RTAS_TOKEN_BASE + 0x20) 786ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2 (RTAS_TOKEN_BASE + 0x21) 787ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2 (RTAS_TOKEN_BASE + 0x22) 788ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET (RTAS_TOKEN_BASE + 0x23) 789ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE (RTAS_TOKEN_BASE + 0x24) 790ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL (RTAS_TOKEN_BASE + 0x25) 791ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x26) 792ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x27) 793ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x28) 794ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x29) 79593eac7b8SNicholas Piggin #define RTAS_IBM_SUSPEND_ME (RTAS_TOKEN_BASE + 0x2A) 796f03496bcSAravinda Prasad #define RTAS_IBM_NMI_REGISTER (RTAS_TOKEN_BASE + 0x2B) 797f03496bcSAravinda Prasad #define RTAS_IBM_NMI_INTERLOCK (RTAS_TOKEN_BASE + 0x2C) 7983a3b8502SAlexey Kardashevskiy 799f03496bcSAravinda Prasad #define RTAS_TOKEN_MAX (RTAS_TOKEN_BASE + 0x2D) 8003a3b8502SAlexey Kardashevskiy 8013052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */ 8023b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS 20 8033052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE 42 804b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID 48 8053052d951SSam bobroff 8068c8639dfSMike Day /* RTAS indicator/sensor types 8078c8639dfSMike Day * 8088c8639dfSMike Day * as defined by PAPR+ 2.7 7.3.5.4, Table 41 8098c8639dfSMike Day * 8108c8639dfSMike Day * NOTE: currently only DR-related sensors are implemented here 8118c8639dfSMike Day */ 8128c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE 9001 8138c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR 9002 8148c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE 9003 8158c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE 8168c8639dfSMike Day 8173052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter 8183052d951SSam bobroff * of the RTAS ibm,get-system-parameter call. 8193052d951SSam bobroff */ 8203052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED 0 8213052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1 8223052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2 8233052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC 3 8243052d951SSam bobroff 8254fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr) 8264fe822e0SAlexey Kardashevskiy { 8274fe822e0SAlexey Kardashevskiy return addr & ~0xF000000000000000ULL; 8284fe822e0SAlexey Kardashevskiy } 8294fe822e0SAlexey Kardashevskiy 83039ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n) 83139ac8455SDavid Gibson { 832fdfba1a2SEdgar E. Iglesias return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n)); 83339ac8455SDavid Gibson } 83439ac8455SDavid Gibson 835a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n) 836a14aa92bSGavin Shan { 837a14aa92bSGavin Shan return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1); 838a14aa92bSGavin Shan } 839a14aa92bSGavin Shan 84039ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val) 84139ac8455SDavid Gibson { 842ab1da857SEdgar E. Iglesias stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val); 84339ac8455SDavid Gibson } 84439ac8455SDavid Gibson 845ce2918cbSDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, 846210b580bSAnthony Liguori uint32_t token, 84739ac8455SDavid Gibson uint32_t nargs, target_ulong args, 84839ac8455SDavid Gibson uint32_t nret, target_ulong rets); 8493a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn); 850ce2918cbSDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, SpaprMachineState *sm, 85139ac8455SDavid Gibson uint32_t token, uint32_t nargs, target_ulong args, 85239ac8455SDavid Gibson uint32_t nret, target_ulong rets); 8533f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas); 854ce2918cbSDavid Gibson void spapr_load_rtas(SpaprMachineState *spapr, void *fdt, hwaddr addr); 85539ac8455SDavid Gibson 856ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT 12 857ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT) 858ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1) 859ad0ebb91SDavid Gibson 860ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN 0x00000000 8614290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg) (0x00000000 | (reg)) 862c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \ 863c8545818SAlexey Kardashevskiy (0x80000000 | ((phb_index) << 8) | (window_num)) 864d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn) (!!((liobn) & 0x80000000)) 865c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff) 866ad0ebb91SDavid Gibson 8677381c5d1SAlexey Kardashevskiy #define RTAS_MIN_SIZE 20 /* hv_rtas_size in SLOF */ 86874d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX 2048 86974d042e5SDavid Gibson 87081fe70e4SAravinda Prasad /* Offset from rtas-base where error log is placed */ 87181fe70e4SAravinda Prasad #define RTAS_ERROR_LOG_OFFSET 0x30 87281fe70e4SAravinda Prasad 87379853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE 1 87479853e18STyrel Datwyler 875bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related 876bb2d8ab6SGreg Kurz * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie, 877bb2d8ab6SGreg Kurz * VIO devices, RTAS event sources and PHBs). 878bb2d8ab6SGreg Kurz */ 8795c7adcf4SGreg Kurz static inline void spapr_dt_irq(uint32_t *intspec, int irq, bool is_lsi) 880bb2d8ab6SGreg Kurz { 881bb2d8ab6SGreg Kurz intspec[0] = cpu_to_be32(irq); 882bb2d8ab6SGreg Kurz intspec[1] = is_lsi ? cpu_to_be32(1) : 0; 883bb2d8ab6SGreg Kurz } 884bb2d8ab6SGreg Kurz 88574d042e5SDavid Gibson 886a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table" 8878063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprTceTable, SPAPR_TCE_TABLE) 888a83000f5SAnthony Liguori 8891221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region" 8908110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(IOMMUMemoryRegion, SPAPR_IOMMU_MEMORY_REGION, 8918110fa1dSEduardo Habkost TYPE_SPAPR_IOMMU_MEMORY_REGION) 8921221a474SAlexey Kardashevskiy 893ce2918cbSDavid Gibson struct SpaprTceTable { 894a83000f5SAnthony Liguori DeviceState parent; 895a83000f5SAnthony Liguori uint32_t liobn; 896a83000f5SAnthony Liguori uint32_t nb_table; 8971b8eceeeSAlexey Kardashevskiy uint64_t bus_offset; 898650f33adSAlexey Kardashevskiy uint32_t page_shift; 899a83000f5SAnthony Liguori uint64_t *table; 900a26fdf39SAlexey Kardashevskiy uint32_t mig_nb_table; 901a26fdf39SAlexey Kardashevskiy uint64_t *mig_table; 902a83000f5SAnthony Liguori bool bypass; 9036a81dd17SDavid Gibson bool need_vfio; 9045f366667SAlexey Kardashevskiy bool skipping_replay; 905*31cc81f7SAlexey Kardashevskiy bool def_win; 906a83000f5SAnthony Liguori int fd; 9073df9d748SAlexey Kardashevskiy MemoryRegion root; 9083df9d748SAlexey Kardashevskiy IOMMUMemoryRegion iommu; 909ce2918cbSDavid Gibson struct SpaprVioDevice *vdev; /* for @bypass migration compatibility only */ 910ce2918cbSDavid Gibson QLIST_ENTRY(SpaprTceTable) list; 911a83000f5SAnthony Liguori }; 912a83000f5SAnthony Liguori 913ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn); 91431fe14d1SNathan Fontenot 915ce2918cbSDavid Gibson struct SpaprEventLogEntry { 916fd38804bSDaniel Henrique Barboza uint32_t summary; 917fd38804bSDaniel Henrique Barboza uint32_t extended_length; 918fd38804bSDaniel Henrique Barboza void *extended_log; 919ce2918cbSDavid Gibson QTAILQ_ENTRY(SpaprEventLogEntry) next; 92031fe14d1SNathan Fontenot }; 92131fe14d1SNathan Fontenot 9220c21e073SDavid Gibson void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space); 923ce2918cbSDavid Gibson void spapr_events_init(SpaprMachineState *sm); 924ce2918cbSDavid Gibson void spapr_dt_events(SpaprMachineState *sm, void *fdt); 925ce2918cbSDavid Gibson void close_htab_fd(SpaprMachineState *spapr); 9268897ea5aSDavid Gibson void spapr_setup_hpt(SpaprMachineState *spapr); 927ce2918cbSDavid Gibson void spapr_free_hpt(SpaprMachineState *spapr); 928068479e1SFabiano Rosas void spapr_check_mmu_mode(bool guest_radix); 929ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn); 930ce2918cbSDavid Gibson void spapr_tce_table_enable(SpaprTceTable *tcet, 931df7625d4SAlexey Kardashevskiy uint32_t page_shift, uint64_t bus_offset, 932df7625d4SAlexey Kardashevskiy uint32_t nb_table); 933ce2918cbSDavid Gibson void spapr_tce_table_disable(SpaprTceTable *tcet); 934ce2918cbSDavid Gibson void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio); 935c10325d6SDavid Gibson 936ce2918cbSDavid Gibson MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet); 937ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname, 9385c4cbcf2SAlexey Kardashevskiy uint32_t liobn, uint64_t window, uint32_t size); 9395c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname, 940ce2918cbSDavid Gibson SpaprTceTable *tcet); 941c4c81d7dSGreg Kurz void spapr_pci_switch_vga(SpaprMachineState *spapr, bool big_endian); 942ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_index(SpaprDrc *drc); 943ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_index(SpaprDrc *drc); 944ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count(SpaprDrcType drc_type, 9457a36ae7aSBharata B Rao uint32_t count); 946ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count(SpaprDrcType drc_type, 9477a36ae7aSBharata B Rao uint32_t count); 948ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count_indexed(SpaprDrcType drc_type, 949afdbd403SBharata B Rao uint32_t count, uint32_t index); 950ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count_indexed(SpaprDrcType drc_type, 951afdbd403SBharata B Rao uint32_t count, uint32_t index); 9520b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize); 953a4e3a7c0SGreg Kurz int spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, Error **errp); 954ce2918cbSDavid Gibson void spapr_clear_pending_events(SpaprMachineState *spapr); 955ad334d89SGreg Kurz void spapr_clear_pending_hotplug_events(SpaprMachineState *spapr); 956eb7f80fdSDaniel Henrique Barboza void spapr_memory_unplug_rollback(SpaprMachineState *spapr, DeviceState *dev); 957ce2918cbSDavid Gibson int spapr_max_server_number(SpaprMachineState *spapr); 958a2dd4e83SBenjamin Herrenschmidt void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex, 959a2dd4e83SBenjamin Herrenschmidt uint64_t pte0, uint64_t pte1); 96081fe70e4SAravinda Prasad void spapr_mce_req_event(PowerPCCPU *cpu, bool recovered); 96128df36a1SDavid Gibson 96262d38c9bSGreg Kurz /* DRC callbacks. */ 96331834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev); 964ce2918cbSDavid Gibson int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 965345b12b9SGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 96631834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev); 967ce2918cbSDavid Gibson int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 96862d38c9bSGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 969bb2bdd81SGreg Kurz void spapr_phb_release(DeviceState *dev); 970ce2918cbSDavid Gibson int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 971bb2bdd81SGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 97231834723SDaniel Henrique Barboza 973ce2918cbSDavid Gibson void spapr_rtc_read(SpaprRtcState *rtc, struct tm *tm, uint32_t *ns); 974ce2918cbSDavid Gibson int spapr_rtc_import_offset(SpaprRtcState *rtc, int64_t legacy_offset); 97528df36a1SDavid Gibson 976147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng" 977ad0ebb91SDavid Gibson 978e075623aSDavid Gibson #define SPAPR_MEMORY_BLOCK_SIZE ((hwaddr)1 << 28) /* 256MB */ 979db4ef288SBharata B Rao 9804a1c9cf0SBharata B Rao /* 9814a1c9cf0SBharata B Rao * This defines the maximum number of DIMM slots we can have for sPAPR 9824a1c9cf0SBharata B Rao * guest. This is not defined by sPAPR but we are defining it to 32 slots 9834a1c9cf0SBharata B Rao * based on default number of slots provided by PowerPC kernel. 9844a1c9cf0SBharata B Rao */ 9854a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS 32 9864a1c9cf0SBharata B Rao 987ab3dd749SPhilippe Mathieu-Daudé /* 1GB alignment for hotplug memory region */ 988ab3dd749SPhilippe Mathieu-Daudé #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB) 9894a1c9cf0SBharata B Rao 99003d196b7SBharata B Rao /* 99103d196b7SBharata B Rao * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory 99203d196b7SBharata B Rao * property under ibm,dynamic-reconfiguration-memory node. 99303d196b7SBharata B Rao */ 99403d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6 99503d196b7SBharata B Rao 99603d196b7SBharata B Rao /* 997d0e5a8f2SBharata B Rao * Defines for flag value in ibm,dynamic-memory property under 998d0e5a8f2SBharata B Rao * ibm,dynamic-reconfiguration-memory node. 99903d196b7SBharata B Rao */ 100003d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008 1001d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020 1002d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080 10030911a60cSLeonardo Bras #define SPAPR_LMB_FLAGS_HOTREMOVABLE 0x00000100 100403d196b7SBharata B Rao 10051c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg); 10061c7ad77eSNicholas Piggin 10070b0b8310SDavid Gibson #define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift)) 10080b0b8310SDavid Gibson 100914bb4486SGreg Kurz int spapr_get_vcpu_id(PowerPCCPU *cpu); 1010cfdc5274SGreg Kurz bool spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp); 10112e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id); 10122e886fb3SSam Bobroff 10134e5fe368SSuraj Jitindar Singh int spapr_caps_pre_load(void *opaque); 10144e5fe368SSuraj Jitindar Singh int spapr_caps_pre_save(void *opaque); 10154e5fe368SSuraj Jitindar Singh 101633face6bSDavid Gibson /* 101733face6bSDavid Gibson * Handling of optional capabilities 101833face6bSDavid Gibson */ 10194e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_htm; 10204e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_vsx; 10214e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_dfp; 10228f38eaf8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_cfpc; 102309114fd8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_sbbc; 10244be8d4e7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ibs; 102564d4a534SDavid Gibson extern const VMStateDescription vmstate_spapr_cap_hpt_maxpagesize; 1026b9a477b7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv; 1027c982f5cfSSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_large_decr; 10288ff43ee4SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ccf_assist; 10299d953ce4SAravinda Prasad extern const VMStateDescription vmstate_spapr_cap_fwnmi; 103082123b75SBharata B Rao extern const VMStateDescription vmstate_spapr_cap_rpt_invalidate; 1031be85537dSDavid Gibson 1032ce2918cbSDavid Gibson static inline uint8_t spapr_get_cap(SpaprMachineState *spapr, int cap) 103333face6bSDavid Gibson { 10344e5fe368SSuraj Jitindar Singh return spapr->eff.caps[cap]; 103533face6bSDavid Gibson } 103633face6bSDavid Gibson 1037ce2918cbSDavid Gibson void spapr_caps_init(SpaprMachineState *spapr); 1038ce2918cbSDavid Gibson void spapr_caps_apply(SpaprMachineState *spapr); 1039ce2918cbSDavid Gibson void spapr_caps_cpu_apply(SpaprMachineState *spapr, PowerPCCPU *cpu); 104040c2281cSMarkus Armbruster void spapr_caps_add_properties(SpaprMachineClass *smc); 1041ce2918cbSDavid Gibson int spapr_caps_post_migration(SpaprMachineState *spapr); 104233face6bSDavid Gibson 104335dce34fSGreg Kurz bool spapr_check_pagesize(SpaprMachineState *spapr, hwaddr pagesize, 1044123eec65SDavid Gibson Error **errp); 1045db592b5bSCédric Le Goater /* 1046db592b5bSCédric Le Goater * XIVE definitions 1047db592b5bSCédric Le Goater */ 1048db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_LEGACY 0x0 1049db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_EXPLOIT 0x40 1050db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_BOTH 0x80 /* Only to advertise on the platform */ 1051123eec65SDavid Gibson 105200fd075eSBenjamin Herrenschmidt void spapr_set_all_lpcrs(target_ulong value, target_ulong mask); 105381fe70e4SAravinda Prasad hwaddr spapr_get_rtas_addr(void); 105473598c75SGreg Kurz bool spapr_memory_hot_unplug_supported(SpaprMachineState *spapr); 1055fc8c745dSAlexey Kardashevskiy 105621bde1ecSAlexey Kardashevskiy void spapr_vof_reset(SpaprMachineState *spapr, void *fdt, Error **errp); 1057fc8c745dSAlexey Kardashevskiy void spapr_vof_quiesce(MachineState *ms); 1058fc8c745dSAlexey Kardashevskiy bool spapr_vof_setprop(MachineState *ms, const char *path, const char *propname, 1059fc8c745dSAlexey Kardashevskiy void *val, int vallen); 1060fc8c745dSAlexey Kardashevskiy target_ulong spapr_h_vof_client(PowerPCCPU *cpu, SpaprMachineState *spapr, 1061fc8c745dSAlexey Kardashevskiy target_ulong opcode, target_ulong *args); 1062fc8c745dSAlexey Kardashevskiy target_ulong spapr_vof_client_architecture_support(MachineState *ms, 1063fc8c745dSAlexey Kardashevskiy CPUState *cs, 1064fc8c745dSAlexey Kardashevskiy target_ulong ovec_addr); 1065fc8c745dSAlexey Kardashevskiy void spapr_vof_client_dt_finalize(SpaprMachineState *spapr, void *fdt); 1066fc8c745dSAlexey Kardashevskiy 10672a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */ 1068