12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H 22a6a4076SMarkus Armbruster #define HW_SPAPR_H 39fdf0c29SDavid Gibson 4ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h" 59c17d615SPaolo Bonzini #include "sysemu/dma.h" 628e02042SDavid Gibson #include "hw/boards.h" 731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h" 84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h" 9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h" 1082cffa2eSCédric Le Goater #include "hw/ppc/spapr_irq.h" 11277f9acfSPaolo Bonzini 124040ab72SDavid Gibson struct VIOsPAPRBus; 133384f95cSDavid Gibson struct sPAPRPHBState; 14639e8102SDavid Gibson struct sPAPRNVRAM; 1531fe14d1SNathan Fontenot typedef struct sPAPREventLogEntry sPAPREventLogEntry; 16ffbb1705SMichael Roth typedef struct sPAPREventSource sPAPREventSource; 170b0b8310SDavid Gibson typedef struct sPAPRPendingHPT sPAPRPendingHPT; 18ef01ed9dSCédric Le Goater typedef struct ICSState ICSState; 194040ab72SDavid Gibson 204be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL 211b718907SDavid Gibson #define SPAPR_ENTRY_POINT 0x100 224be21d56SDavid Gibson 23afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ 512000000ULL 24afd10a0fSBharata B Rao 25147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc" 26147ff807SCédric Le Goater 27147ff807SCédric Le Goater #define SPAPR_RTC(obj) \ 28147ff807SCédric Le Goater OBJECT_CHECK(sPAPRRTCState, (obj), TYPE_SPAPR_RTC) 29147ff807SCédric Le Goater 30147ff807SCédric Le Goater typedef struct sPAPRRTCState sPAPRRTCState; 31147ff807SCédric Le Goater struct sPAPRRTCState { 32147ff807SCédric Le Goater /*< private >*/ 33147ff807SCédric Le Goater DeviceState parent_obj; 34147ff807SCédric Le Goater int64_t ns_offset; 35147ff807SCédric Le Goater }; 36147ff807SCédric Le Goater 370cffce56SDavid Gibson typedef struct sPAPRDIMMState sPAPRDIMMState; 38183930c0SDavid Gibson typedef struct sPAPRMachineClass sPAPRMachineClass; 3928e02042SDavid Gibson 4028e02042SDavid Gibson #define TYPE_SPAPR_MACHINE "spapr-machine" 4128e02042SDavid Gibson #define SPAPR_MACHINE(obj) \ 4228e02042SDavid Gibson OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE) 43183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \ 44183930c0SDavid Gibson OBJECT_GET_CLASS(sPAPRMachineClass, obj, TYPE_SPAPR_MACHINE) 45183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \ 46183930c0SDavid Gibson OBJECT_CLASS_CHECK(sPAPRMachineClass, klass, TYPE_SPAPR_MACHINE) 47183930c0SDavid Gibson 4830f4b05bSDavid Gibson typedef enum { 4930f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DEFAULT = 0, 5030f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DISABLED, 5130f4b05bSDavid Gibson SPAPR_RESIZE_HPT_ENABLED, 5230f4b05bSDavid Gibson SPAPR_RESIZE_HPT_REQUIRED, 5330f4b05bSDavid Gibson } sPAPRResizeHPT; 5430f4b05bSDavid Gibson 55183930c0SDavid Gibson /** 5633face6bSDavid Gibson * Capabilities 5733face6bSDavid Gibson */ 5833face6bSDavid Gibson 59ee76a09fSDavid Gibson /* Hardware Transactional Memory */ 604e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_HTM 0x00 6129386642SDavid Gibson /* Vector Scalar Extensions */ 624e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_VSX 0x01 632d1fb9bcSDavid Gibson /* Decimal Floating Point */ 644e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_DFP 0x02 658f38eaf8SSuraj Jitindar Singh /* Cache Flush on Privilege Change */ 668f38eaf8SSuraj Jitindar Singh #define SPAPR_CAP_CFPC 0x03 6709114fd8SSuraj Jitindar Singh /* Speculation Barrier Bounds Checking */ 6809114fd8SSuraj Jitindar Singh #define SPAPR_CAP_SBBC 0x04 694be8d4e7SSuraj Jitindar Singh /* Indirect Branch Serialisation */ 704be8d4e7SSuraj Jitindar Singh #define SPAPR_CAP_IBS 0x05 712309832aSDavid Gibson /* HPT Maximum Page Size (encoded as a shift) */ 722309832aSDavid Gibson #define SPAPR_CAP_HPT_MAXPAGESIZE 0x06 73b9a477b7SSuraj Jitindar Singh /* Nested KVM-HV */ 74b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NESTED_KVM_HV 0x07 754e5fe368SSuraj Jitindar Singh /* Num Caps */ 76b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NUM (SPAPR_CAP_NESTED_KVM_HV + 1) 774e5fe368SSuraj Jitindar Singh 784e5fe368SSuraj Jitindar Singh /* 794e5fe368SSuraj Jitindar Singh * Capability Values 804e5fe368SSuraj Jitindar Singh */ 814e5fe368SSuraj Jitindar Singh /* Bool Caps */ 824e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_OFF 0x00 834e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_ON 0x01 84c76c0d30SSuraj Jitindar Singh /* Custom Caps */ 856898aed7SSuraj Jitindar Singh #define SPAPR_CAP_BROKEN 0x00 866898aed7SSuraj Jitindar Singh #define SPAPR_CAP_WORKAROUND 0x01 876898aed7SSuraj Jitindar Singh #define SPAPR_CAP_FIXED 0x02 88c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_IBS 0x02 89c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_CCD 0x03 902d1fb9bcSDavid Gibson 9133face6bSDavid Gibson typedef struct sPAPRCapabilities sPAPRCapabilities; 9233face6bSDavid Gibson struct sPAPRCapabilities { 934e5fe368SSuraj Jitindar Singh uint8_t caps[SPAPR_CAP_NUM]; 9433face6bSDavid Gibson }; 9533face6bSDavid Gibson 9633face6bSDavid Gibson /** 97183930c0SDavid Gibson * sPAPRMachineClass: 98183930c0SDavid Gibson */ 99183930c0SDavid Gibson struct sPAPRMachineClass { 100183930c0SDavid Gibson /*< private >*/ 101183930c0SDavid Gibson MachineClass parent_class; 102183930c0SDavid Gibson 103183930c0SDavid Gibson /*< public >*/ 104224245bfSDavid Gibson bool dr_lmb_enabled; /* enable dynamic-reconfig/hotplug of LMBs */ 10557040d45SThomas Huth bool use_ohci_by_default; /* use USB-OHCI instead of XHCI */ 10646f7afa3SGreg Kurz bool pre_2_10_has_unused_icps; 10782cffa2eSCédric Le Goater bool legacy_irq_allocation; 10882cffa2eSCédric Le Goater 1096737d9adSDavid Gibson void (*phb_placement)(sPAPRMachineState *spapr, uint32_t index, 110daa23699SDavid Gibson uint64_t *buid, hwaddr *pio, 111daa23699SDavid Gibson hwaddr *mmio32, hwaddr *mmio64, 1126737d9adSDavid Gibson unsigned n_dma, uint32_t *liobns, Error **errp); 11330f4b05bSDavid Gibson sPAPRResizeHPT resize_hpt_default; 11433face6bSDavid Gibson sPAPRCapabilities default_caps; 115ef01ed9dSCédric Le Goater sPAPRIrq *irq; 116183930c0SDavid Gibson }; 11728e02042SDavid Gibson 11828e02042SDavid Gibson /** 11928e02042SDavid Gibson * sPAPRMachineState: 12028e02042SDavid Gibson */ 12128e02042SDavid Gibson struct sPAPRMachineState { 12228e02042SDavid Gibson /*< private >*/ 12328e02042SDavid Gibson MachineState parent_obj; 12428e02042SDavid Gibson 1254040ab72SDavid Gibson struct VIOsPAPRBus *vio_bus; 1263384f95cSDavid Gibson QLIST_HEAD(, sPAPRPHBState) phbs; 127639e8102SDavid Gibson struct sPAPRNVRAM *nvram; 128681bfadeSCédric Le Goater ICSState *ics; 129147ff807SCédric Le Goater sPAPRRTCState rtc; 130a3467baaSDavid Gibson 13130f4b05bSDavid Gibson sPAPRResizeHPT resize_hpt; 132a3467baaSDavid Gibson void *htab; 1334be21d56SDavid Gibson uint32_t htab_shift; 1349861bb3eSSuraj Jitindar Singh uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROCESS_TABLE */ 1350b0b8310SDavid Gibson sPAPRPendingHPT *pending_hpt; /* in-progress resize */ 1360b0b8310SDavid Gibson 137a8170e5eSAvi Kivity hwaddr rma_size; 1387f763a5dSDavid Gibson int vrma_adjust; 139b7d1f77aSBenjamin Herrenschmidt ssize_t rtas_size; 140b7d1f77aSBenjamin Herrenschmidt void *rtas_blob; 141a19f7fb0SDavid Gibson long kernel_size; 142a19f7fb0SDavid Gibson bool kernel_le; 143a19f7fb0SDavid Gibson uint32_t initrd_base; 144a19f7fb0SDavid Gibson long initrd_size; 145880ae7deSDavid Gibson uint64_t rtc_offset; /* Now used only during incoming migration */ 14698a8b524SAlexey Kardashevskiy struct PPCTimebase tb; 1473fc5acdeSAlexander Graf bool has_graphics; 148fa98fbfcSSam Bobroff uint32_t vsmt; /* Virtual SMT mode (KVM's "core stride") */ 14974d042e5SDavid Gibson 15074d042e5SDavid Gibson Notifier epow_notifier; 15131fe14d1SNathan Fontenot QTAILQ_HEAD(, sPAPREventLogEntry) pending_events; 152ffbb1705SMichael Roth bool use_hotplug_event_source; 153ffbb1705SMichael Roth sPAPREventSource *event_sources; 1544be21d56SDavid Gibson 1557843c0d6SDavid Gibson /* ibm,client-architecture-support option negotiation */ 1567843c0d6SDavid Gibson bool cas_reboot; 1577843c0d6SDavid Gibson bool cas_legacy_guest_workaround; 1587843c0d6SDavid Gibson sPAPROptionVector *ov5; /* QEMU-supported option vectors */ 1597843c0d6SDavid Gibson sPAPROptionVector *ov5_cas; /* negotiated (via CAS) option vectors */ 1607843c0d6SDavid Gibson uint32_t max_compat_pvr; 1617843c0d6SDavid Gibson 1624be21d56SDavid Gibson /* Migration state */ 1634be21d56SDavid Gibson int htab_save_index; 1644be21d56SDavid Gibson bool htab_first_pass; 165e68cb8b4SAlexey Kardashevskiy int htab_fd; 16646503c2bSMichael Roth 1670cffce56SDavid Gibson /* Pending DIMM unplug cache. It is populated when a LMB 1680cffce56SDavid Gibson * unplug starts. It can be regenerated if a migration 1690cffce56SDavid Gibson * occurs during the unplug process. */ 1700cffce56SDavid Gibson QTAILQ_HEAD(, sPAPRDIMMState) pending_dimm_unplugs; 1710cffce56SDavid Gibson 17228e02042SDavid Gibson /*< public >*/ 17328e02042SDavid Gibson char *kvm_type; 174852ad27eSCédric Le Goater 1755bc8d26dSCédric Le Goater const char *icp_type; 17682cffa2eSCédric Le Goater int32_t irq_map_nr; 17782cffa2eSCédric Le Goater unsigned long *irq_map; 17833face6bSDavid Gibson 1794e5fe368SSuraj Jitindar Singh bool cmd_line_caps[SPAPR_CAP_NUM]; 1804e5fe368SSuraj Jitindar Singh sPAPRCapabilities def, eff, mig; 18128e02042SDavid Gibson }; 1829fdf0c29SDavid Gibson 1839fdf0c29SDavid Gibson #define H_SUCCESS 0 1849fdf0c29SDavid Gibson #define H_BUSY 1 /* Hardware busy -- retry later */ 1859fdf0c29SDavid Gibson #define H_CLOSED 2 /* Resource closed */ 1869fdf0c29SDavid Gibson #define H_NOT_AVAILABLE 3 1879fdf0c29SDavid Gibson #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */ 1889fdf0c29SDavid Gibson #define H_PARTIAL 5 1899fdf0c29SDavid Gibson #define H_IN_PROGRESS 14 /* Kind of like busy */ 1909fdf0c29SDavid Gibson #define H_PAGE_REGISTERED 15 1919fdf0c29SDavid Gibson #define H_PARTIAL_STORE 16 1929fdf0c29SDavid Gibson #define H_PENDING 17 /* returned from H_POLL_PENDING */ 1939fdf0c29SDavid Gibson #define H_CONTINUE 18 /* Returned from H_Join on success */ 1949fdf0c29SDavid Gibson #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */ 1959fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \ 1969fdf0c29SDavid Gibson is a good time to retry */ 1979fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \ 1989fdf0c29SDavid Gibson is a good time to retry */ 1999fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \ 2009fdf0c29SDavid Gibson is a good time to retry */ 2019fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \ 2029fdf0c29SDavid Gibson is a good time to retry */ 2039fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \ 2049fdf0c29SDavid Gibson is a good time to retry */ 2059fdf0c29SDavid Gibson #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \ 2069fdf0c29SDavid Gibson is a good time to retry */ 2079fdf0c29SDavid Gibson #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */ 2089fdf0c29SDavid Gibson #define H_HARDWARE -1 /* Hardware error */ 2099fdf0c29SDavid Gibson #define H_FUNCTION -2 /* Function not supported */ 2109fdf0c29SDavid Gibson #define H_PRIVILEGE -3 /* Caller not privileged */ 2119fdf0c29SDavid Gibson #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */ 2129fdf0c29SDavid Gibson #define H_BAD_MODE -5 /* Illegal msr value */ 2139fdf0c29SDavid Gibson #define H_PTEG_FULL -6 /* PTEG is full */ 2149fdf0c29SDavid Gibson #define H_NOT_FOUND -7 /* PTE was not found" */ 2159fdf0c29SDavid Gibson #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */ 2169fdf0c29SDavid Gibson #define H_NO_MEM -9 2179fdf0c29SDavid Gibson #define H_AUTHORITY -10 2189fdf0c29SDavid Gibson #define H_PERMISSION -11 2199fdf0c29SDavid Gibson #define H_DROPPED -12 2209fdf0c29SDavid Gibson #define H_SOURCE_PARM -13 2219fdf0c29SDavid Gibson #define H_DEST_PARM -14 2229fdf0c29SDavid Gibson #define H_REMOTE_PARM -15 2239fdf0c29SDavid Gibson #define H_RESOURCE -16 2249fdf0c29SDavid Gibson #define H_ADAPTER_PARM -17 2259fdf0c29SDavid Gibson #define H_RH_PARM -18 2269fdf0c29SDavid Gibson #define H_RCQ_PARM -19 2279fdf0c29SDavid Gibson #define H_SCQ_PARM -20 2289fdf0c29SDavid Gibson #define H_EQ_PARM -21 2299fdf0c29SDavid Gibson #define H_RT_PARM -22 2309fdf0c29SDavid Gibson #define H_ST_PARM -23 2319fdf0c29SDavid Gibson #define H_SIGT_PARM -24 2329fdf0c29SDavid Gibson #define H_TOKEN_PARM -25 2339fdf0c29SDavid Gibson #define H_MLENGTH_PARM -27 2349fdf0c29SDavid Gibson #define H_MEM_PARM -28 2359fdf0c29SDavid Gibson #define H_MEM_ACCESS_PARM -29 2369fdf0c29SDavid Gibson #define H_ATTR_PARM -30 2379fdf0c29SDavid Gibson #define H_PORT_PARM -31 2389fdf0c29SDavid Gibson #define H_MCG_PARM -32 2399fdf0c29SDavid Gibson #define H_VL_PARM -33 2409fdf0c29SDavid Gibson #define H_TSIZE_PARM -34 2419fdf0c29SDavid Gibson #define H_TRACE_PARM -35 2429fdf0c29SDavid Gibson 2439fdf0c29SDavid Gibson #define H_MASK_PARM -37 2449fdf0c29SDavid Gibson #define H_MCG_FULL -38 2459fdf0c29SDavid Gibson #define H_ALIAS_EXIST -39 2469fdf0c29SDavid Gibson #define H_P_COUNTER -40 2479fdf0c29SDavid Gibson #define H_TABLE_FULL -41 2489fdf0c29SDavid Gibson #define H_ALT_TABLE -42 2499fdf0c29SDavid Gibson #define H_MR_CONDITION -43 2509fdf0c29SDavid Gibson #define H_NOT_ENOUGH_RESOURCES -44 2519fdf0c29SDavid Gibson #define H_R_STATE -45 2529fdf0c29SDavid Gibson #define H_RESCINDEND -46 25342561bf2SAnton Blanchard #define H_P2 -55 25442561bf2SAnton Blanchard #define H_P3 -56 25542561bf2SAnton Blanchard #define H_P4 -57 25642561bf2SAnton Blanchard #define H_P5 -58 25742561bf2SAnton Blanchard #define H_P6 -59 25842561bf2SAnton Blanchard #define H_P7 -60 25942561bf2SAnton Blanchard #define H_P8 -61 26042561bf2SAnton Blanchard #define H_P9 -62 26142561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256 2629fdf0c29SDavid Gibson #define H_MULTI_THREADS_ACTIVE -9005 2639fdf0c29SDavid Gibson 2649fdf0c29SDavid Gibson 2659fdf0c29SDavid Gibson /* Long Busy is a condition that can be returned by the firmware 2669fdf0c29SDavid Gibson * when a call cannot be completed now, but the identical call 2679fdf0c29SDavid Gibson * should be retried later. This prevents calls blocking in the 2689fdf0c29SDavid Gibson * firmware for long periods of time. Annoyingly the firmware can return 2699fdf0c29SDavid Gibson * a range of return codes, hinting at how long we should wait before 2709fdf0c29SDavid Gibson * retrying. If you don't care for the hint, the macro below is a good 2719fdf0c29SDavid Gibson * way to check for the long_busy return codes 2729fdf0c29SDavid Gibson */ 2739fdf0c29SDavid Gibson #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \ 2749fdf0c29SDavid Gibson && (x <= H_LONG_BUSY_END_RANGE)) 2759fdf0c29SDavid Gibson 2769fdf0c29SDavid Gibson /* Flags */ 2779fdf0c29SDavid Gibson #define H_LARGE_PAGE (1ULL<<(63-16)) 2789fdf0c29SDavid Gibson #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */ 2799fdf0c29SDavid Gibson #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */ 2809fdf0c29SDavid Gibson #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */ 2819fdf0c29SDavid Gibson #define H_PAGE_STATE_CHANGE (1ULL<<(63-28)) 2829fdf0c29SDavid Gibson #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30))) 2839fdf0c29SDavid Gibson #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED) 2849fdf0c29SDavid Gibson #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31))) 2859fdf0c29SDavid Gibson #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE 2869fdf0c29SDavid Gibson #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */ 2879fdf0c29SDavid Gibson #define H_ANDCOND (1ULL<<(63-33)) 2889fdf0c29SDavid Gibson #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */ 2899fdf0c29SDavid Gibson #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */ 2909fdf0c29SDavid Gibson #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */ 2919fdf0c29SDavid Gibson #define H_COPY_PAGE (1ULL<<(63-49)) 2929fdf0c29SDavid Gibson #define H_N (1ULL<<(63-61)) 2939fdf0c29SDavid Gibson #define H_PP1 (1ULL<<(63-62)) 2949fdf0c29SDavid Gibson #define H_PP2 (1ULL<<(63-63)) 2959fdf0c29SDavid Gibson 296a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */ 297a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR 1 298a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR 2 299a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE 3 300a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE 4 301a46622fdSAlexey Kardashevskiy 302a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */ 30342561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG 0 30442561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1 30542561bf2SAnton Blanchard 3069fdf0c29SDavid Gibson /* VASI States */ 3079fdf0c29SDavid Gibson #define H_VASI_INVALID 0 3089fdf0c29SDavid Gibson #define H_VASI_ENABLED 1 3099fdf0c29SDavid Gibson #define H_VASI_ABORTED 2 3109fdf0c29SDavid Gibson #define H_VASI_SUSPENDING 3 3119fdf0c29SDavid Gibson #define H_VASI_SUSPENDED 4 3129fdf0c29SDavid Gibson #define H_VASI_RESUMED 5 3139fdf0c29SDavid Gibson #define H_VASI_COMPLETED 6 3149fdf0c29SDavid Gibson 3159fdf0c29SDavid Gibson /* DABRX flags */ 3169fdf0c29SDavid Gibson #define H_DABRX_HYPERVISOR (1ULL<<(63-61)) 3179fdf0c29SDavid Gibson #define H_DABRX_KERNEL (1ULL<<(63-62)) 3189fdf0c29SDavid Gibson #define H_DABRX_USER (1ULL<<(63-63)) 3199fdf0c29SDavid Gibson 3208acc2ae5SSuraj Jitindar Singh /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */ 3218acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_SPEC_BAR_ORI31 PPC_BIT(0) 3228acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTRL_SERIALISED PPC_BIT(1) 3238acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_ORI30 PPC_BIT(2) 3248acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_TRIG2 PPC_BIT(3) 3258acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_THREAD_PRIV PPC_BIT(4) 3268acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_HON_BRANCH_HINTS PPC_BIT(5) 3278acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_THR_RECONF_TRIG PPC_BIT(6) 328c76c0d30SSuraj Jitindar Singh #define H_CPU_CHAR_CACHE_COUNT_DIS PPC_BIT(7) 3298acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_FAVOUR_SECURITY PPC_BIT(0) 3308acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_L1D_FLUSH_PR PPC_BIT(1) 3318acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR PPC_BIT(2) 3328acc2ae5SSuraj Jitindar Singh 33366a0a2cbSDong Xu Wang /* Each control block has to be on a 4K boundary */ 3349fdf0c29SDavid Gibson #define H_CB_ALIGNMENT 4096 3359fdf0c29SDavid Gibson 3369fdf0c29SDavid Gibson /* pSeries hypervisor opcodes */ 3379fdf0c29SDavid Gibson #define H_REMOVE 0x04 3389fdf0c29SDavid Gibson #define H_ENTER 0x08 3399fdf0c29SDavid Gibson #define H_READ 0x0c 3409fdf0c29SDavid Gibson #define H_CLEAR_MOD 0x10 3419fdf0c29SDavid Gibson #define H_CLEAR_REF 0x14 3429fdf0c29SDavid Gibson #define H_PROTECT 0x18 3439fdf0c29SDavid Gibson #define H_GET_TCE 0x1c 3449fdf0c29SDavid Gibson #define H_PUT_TCE 0x20 3459fdf0c29SDavid Gibson #define H_SET_SPRG0 0x24 3469fdf0c29SDavid Gibson #define H_SET_DABR 0x28 3479fdf0c29SDavid Gibson #define H_PAGE_INIT 0x2c 3489fdf0c29SDavid Gibson #define H_SET_ASR 0x30 3499fdf0c29SDavid Gibson #define H_ASR_ON 0x34 3509fdf0c29SDavid Gibson #define H_ASR_OFF 0x38 3519fdf0c29SDavid Gibson #define H_LOGICAL_CI_LOAD 0x3c 3529fdf0c29SDavid Gibson #define H_LOGICAL_CI_STORE 0x40 3539fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_LOAD 0x44 3549fdf0c29SDavid Gibson #define H_LOGICAL_CACHE_STORE 0x48 3559fdf0c29SDavid Gibson #define H_LOGICAL_ICBI 0x4c 3569fdf0c29SDavid Gibson #define H_LOGICAL_DCBF 0x50 3579fdf0c29SDavid Gibson #define H_GET_TERM_CHAR 0x54 3589fdf0c29SDavid Gibson #define H_PUT_TERM_CHAR 0x58 3599fdf0c29SDavid Gibson #define H_REAL_TO_LOGICAL 0x5c 3609fdf0c29SDavid Gibson #define H_HYPERVISOR_DATA 0x60 3619fdf0c29SDavid Gibson #define H_EOI 0x64 3629fdf0c29SDavid Gibson #define H_CPPR 0x68 3639fdf0c29SDavid Gibson #define H_IPI 0x6c 3649fdf0c29SDavid Gibson #define H_IPOLL 0x70 3659fdf0c29SDavid Gibson #define H_XIRR 0x74 3669fdf0c29SDavid Gibson #define H_PERFMON 0x7c 3679fdf0c29SDavid Gibson #define H_MIGRATE_DMA 0x78 3689fdf0c29SDavid Gibson #define H_REGISTER_VPA 0xDC 3699fdf0c29SDavid Gibson #define H_CEDE 0xE0 3709fdf0c29SDavid Gibson #define H_CONFER 0xE4 3719fdf0c29SDavid Gibson #define H_PROD 0xE8 3729fdf0c29SDavid Gibson #define H_GET_PPP 0xEC 3739fdf0c29SDavid Gibson #define H_SET_PPP 0xF0 3749fdf0c29SDavid Gibson #define H_PURR 0xF4 3759fdf0c29SDavid Gibson #define H_PIC 0xF8 3769fdf0c29SDavid Gibson #define H_REG_CRQ 0xFC 3779fdf0c29SDavid Gibson #define H_FREE_CRQ 0x100 3789fdf0c29SDavid Gibson #define H_VIO_SIGNAL 0x104 3799fdf0c29SDavid Gibson #define H_SEND_CRQ 0x108 3809fdf0c29SDavid Gibson #define H_COPY_RDMA 0x110 3819fdf0c29SDavid Gibson #define H_REGISTER_LOGICAL_LAN 0x114 3829fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN 0x118 3839fdf0c29SDavid Gibson #define H_ADD_LOGICAL_LAN_BUFFER 0x11C 3849fdf0c29SDavid Gibson #define H_SEND_LOGICAL_LAN 0x120 3859fdf0c29SDavid Gibson #define H_BULK_REMOVE 0x124 3869fdf0c29SDavid Gibson #define H_MULTICAST_CTRL 0x130 3879fdf0c29SDavid Gibson #define H_SET_XDABR 0x134 3889fdf0c29SDavid Gibson #define H_STUFF_TCE 0x138 3899fdf0c29SDavid Gibson #define H_PUT_TCE_INDIRECT 0x13C 3909fdf0c29SDavid Gibson #define H_CHANGE_LOGICAL_LAN_MAC 0x14C 3919fdf0c29SDavid Gibson #define H_VTERM_PARTNER_INFO 0x150 3929fdf0c29SDavid Gibson #define H_REGISTER_VTERM 0x154 3939fdf0c29SDavid Gibson #define H_FREE_VTERM 0x158 3949fdf0c29SDavid Gibson #define H_RESET_EVENTS 0x15C 3959fdf0c29SDavid Gibson #define H_ALLOC_RESOURCE 0x160 3969fdf0c29SDavid Gibson #define H_FREE_RESOURCE 0x164 3979fdf0c29SDavid Gibson #define H_MODIFY_QP 0x168 3989fdf0c29SDavid Gibson #define H_QUERY_QP 0x16C 3999fdf0c29SDavid Gibson #define H_REREGISTER_PMR 0x170 4009fdf0c29SDavid Gibson #define H_REGISTER_SMR 0x174 4019fdf0c29SDavid Gibson #define H_QUERY_MR 0x178 4029fdf0c29SDavid Gibson #define H_QUERY_MW 0x17C 4039fdf0c29SDavid Gibson #define H_QUERY_HCA 0x180 4049fdf0c29SDavid Gibson #define H_QUERY_PORT 0x184 4059fdf0c29SDavid Gibson #define H_MODIFY_PORT 0x188 4069fdf0c29SDavid Gibson #define H_DEFINE_AQP1 0x18C 4079fdf0c29SDavid Gibson #define H_GET_TRACE_BUFFER 0x190 4089fdf0c29SDavid Gibson #define H_DEFINE_AQP0 0x194 4099fdf0c29SDavid Gibson #define H_RESIZE_MR 0x198 4109fdf0c29SDavid Gibson #define H_ATTACH_MCQP 0x19C 4119fdf0c29SDavid Gibson #define H_DETACH_MCQP 0x1A0 4129fdf0c29SDavid Gibson #define H_CREATE_RPT 0x1A4 4139fdf0c29SDavid Gibson #define H_REMOVE_RPT 0x1A8 4149fdf0c29SDavid Gibson #define H_REGISTER_RPAGES 0x1AC 4159fdf0c29SDavid Gibson #define H_DISABLE_AND_GETC 0x1B0 4169fdf0c29SDavid Gibson #define H_ERROR_DATA 0x1B4 4179fdf0c29SDavid Gibson #define H_GET_HCA_INFO 0x1B8 4189fdf0c29SDavid Gibson #define H_GET_PERF_COUNT 0x1BC 4199fdf0c29SDavid Gibson #define H_MANAGE_TRACE 0x1C0 420c59704b2SSuraj Jitindar Singh #define H_GET_CPU_CHARACTERISTICS 0x1C8 4219fdf0c29SDavid Gibson #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4 4229fdf0c29SDavid Gibson #define H_QUERY_INT_STATE 0x1E4 4239fdf0c29SDavid Gibson #define H_POLL_PENDING 0x1D8 4249fdf0c29SDavid Gibson #define H_ILLAN_ATTRIBUTES 0x244 4259fdf0c29SDavid Gibson #define H_MODIFY_HEA_QP 0x250 4269fdf0c29SDavid Gibson #define H_QUERY_HEA_QP 0x254 4279fdf0c29SDavid Gibson #define H_QUERY_HEA 0x258 4289fdf0c29SDavid Gibson #define H_QUERY_HEA_PORT 0x25C 4299fdf0c29SDavid Gibson #define H_MODIFY_HEA_PORT 0x260 4309fdf0c29SDavid Gibson #define H_REG_BCMC 0x264 4319fdf0c29SDavid Gibson #define H_DEREG_BCMC 0x268 4329fdf0c29SDavid Gibson #define H_REGISTER_HEA_RPAGES 0x26C 4339fdf0c29SDavid Gibson #define H_DISABLE_AND_GET_HEA 0x270 4349fdf0c29SDavid Gibson #define H_GET_HEA_INFO 0x274 4359fdf0c29SDavid Gibson #define H_ALLOC_HEA_RESOURCE 0x278 4369fdf0c29SDavid Gibson #define H_ADD_CONN 0x284 4379fdf0c29SDavid Gibson #define H_DEL_CONN 0x288 4389fdf0c29SDavid Gibson #define H_JOIN 0x298 4399fdf0c29SDavid Gibson #define H_VASI_STATE 0x2A4 4409fdf0c29SDavid Gibson #define H_ENABLE_CRQ 0x2B0 4419fdf0c29SDavid Gibson #define H_GET_EM_PARMS 0x2B8 4429fdf0c29SDavid Gibson #define H_SET_MPP 0x2D0 4439fdf0c29SDavid Gibson #define H_GET_MPP 0x2D4 4445d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X 0x2FC 4454d9392beSThomas Huth #define H_RANDOM 0x300 44642561bf2SAnton Blanchard #define H_SET_MODE 0x31C 44730f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE 0x36C 44830f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT 0x370 449d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB 0x374 450d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID 0x378 451d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL 0x37C 4521c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET 0x380 4531c7ad77eSNicholas Piggin #define MAX_HCALL_OPCODE H_SIGNAL_SYS_RESET 4549fdf0c29SDavid Gibson 45539ac8455SDavid Gibson /* The hcalls above are standardized in PAPR and implemented by pHyp 45639ac8455SDavid Gibson * as well. 45739ac8455SDavid Gibson * 45839ac8455SDavid Gibson * We also need some hcalls which are specific to qemu / KVM-on-POWER. 459498cd995SGreg Kurz * We put those into the 0xf000-0xfffc range which is reserved by PAPR 460498cd995SGreg Kurz * for "platform-specific" hcalls. 46139ac8455SDavid Gibson */ 46239ac8455SDavid Gibson #define KVMPPC_HCALL_BASE 0xf000 46339ac8455SDavid Gibson #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0) 464c73e3771SBenjamin Herrenschmidt #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1) 4652a6593cbSAlexey Kardashevskiy /* Client Architecture support */ 4662a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS (KVMPPC_HCALL_BASE + 0x2) 4672a6593cbSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX KVMPPC_H_CAS 46839ac8455SDavid Gibson 4692a6593cbSAlexey Kardashevskiy typedef struct sPAPRDeviceTreeUpdateHeader { 4702a6593cbSAlexey Kardashevskiy uint32_t version_id; 4712a6593cbSAlexey Kardashevskiy } sPAPRDeviceTreeUpdateHeader; 4722a6593cbSAlexey Kardashevskiy 4739fdf0c29SDavid Gibson #define hcall_dprintf(fmt, ...) \ 474aaf87c66SThomas Huth do { \ 475aaf87c66SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \ 476aaf87c66SThomas Huth } while (0) 4779fdf0c29SDavid Gibson 47828e02042SDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm, 4799fdf0c29SDavid Gibson target_ulong opcode, 4809fdf0c29SDavid Gibson target_ulong *args); 4819fdf0c29SDavid Gibson 4829fdf0c29SDavid Gibson void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn); 483aa100fa4SAndreas Färber target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, 4849fdf0c29SDavid Gibson target_ulong *args); 4859fdf0c29SDavid Gibson 486ee954280SGavin Shan /* ibm,set-eeh-option */ 487ee954280SGavin Shan #define RTAS_EEH_DISABLE 0 488ee954280SGavin Shan #define RTAS_EEH_ENABLE 1 489ee954280SGavin Shan #define RTAS_EEH_THAW_IO 2 490ee954280SGavin Shan #define RTAS_EEH_THAW_DMA 3 491ee954280SGavin Shan 492ee954280SGavin Shan /* ibm,get-config-addr-info2 */ 493ee954280SGavin Shan #define RTAS_GET_PE_ADDR 0 494ee954280SGavin Shan #define RTAS_GET_PE_MODE 1 495ee954280SGavin Shan #define RTAS_PE_MODE_NONE 0 496ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED 1 497ee954280SGavin Shan #define RTAS_PE_MODE_SHARED 2 498ee954280SGavin Shan 499ee954280SGavin Shan /* ibm,read-slot-reset-state2 */ 500ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL 0 501ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET 1 502ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2 503ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA 4 504ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL 5 505ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT 0 506ee954280SGavin Shan #define RTAS_EEH_SUPPORT 1 507ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO 1000 508ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO 0 509ee954280SGavin Shan 510ee954280SGavin Shan /* ibm,set-slot-reset */ 511ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE 0 512ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT 1 513ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL 3 514ee954280SGavin Shan 515ee954280SGavin Shan /* ibm,slot-error-detail */ 516ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG 1 517ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG 2 518ee954280SGavin Shan 519a64d325dSAlexey Kardashevskiy /* RTAS return codes */ 520a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS 0 521a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND 1 522a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR -1 523a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY -2 524a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR -3 5253ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED -3 5269d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR -3 5273ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED -9002 528c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR -9999 529a64d325dSAlexey Kardashevskiy 530ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */ 531ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K 0x01 532ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K 0x02 533ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M 0x04 534ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M 0x08 535ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M 0x10 536ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M 0x20 537ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M 0x40 538ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G 0x80 539ae4de14cSAlexey Kardashevskiy 5403a3b8502SAlexey Kardashevskiy /* RTAS tokens */ 5413a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE 0x2000 5423a3b8502SAlexey Kardashevskiy 5433a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER (RTAS_TOKEN_BASE + 0x00) 5443a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x01) 5453a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x02) 5463a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF (RTAS_TOKEN_BASE + 0x03) 5473a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT (RTAS_TOKEN_BASE + 0x04) 5483a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE (RTAS_TOKEN_BASE + 0x05) 5493a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU (RTAS_TOKEN_BASE + 0x06) 5503a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF (RTAS_TOKEN_BASE + 0x07) 5513a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x08) 5523a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x09) 5533a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE (RTAS_TOKEN_BASE + 0x0A) 5543a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE (RTAS_TOKEN_BASE + 0x0B) 5553a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF (RTAS_TOKEN_BASE + 0x0C) 5563a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON (RTAS_TOKEN_BASE + 0x0D) 5573a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION (RTAS_TOKEN_BASE + 0x0E) 5583a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN (RTAS_TOKEN_BASE + 0x0F) 5593a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS (RTAS_TOKEN_BASE + 0x10) 5603a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE (RTAS_TOKEN_BASE + 0x11) 5613a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH (RTAS_TOKEN_BASE + 0x12) 5623a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE (RTAS_TOKEN_BASE + 0x13) 5633a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x14) 5643a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x15) 5653a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x16) 5663a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x17) 5673a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER (RTAS_TOKEN_BASE + 0x18) 5683a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI (RTAS_TOKEN_BASE + 0x19) 5693a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR (RTAS_TOKEN_BASE + 0x1A) 5703a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1B) 5713a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1C) 5723a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE (RTAS_TOKEN_BASE + 0x1D) 5733a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR (RTAS_TOKEN_BASE + 0x1E) 5743a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM (RTAS_TOKEN_BASE + 0x1F) 575ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION (RTAS_TOKEN_BASE + 0x20) 576ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2 (RTAS_TOKEN_BASE + 0x21) 577ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2 (RTAS_TOKEN_BASE + 0x22) 578ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET (RTAS_TOKEN_BASE + 0x23) 579ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE (RTAS_TOKEN_BASE + 0x24) 580ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL (RTAS_TOKEN_BASE + 0x25) 581ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x26) 582ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x27) 583ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x28) 584ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x29) 5853a3b8502SAlexey Kardashevskiy 586ae4de14cSAlexey Kardashevskiy #define RTAS_TOKEN_MAX (RTAS_TOKEN_BASE + 0x2A) 5873a3b8502SAlexey Kardashevskiy 5883052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */ 5893b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS 20 5903052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE 42 591b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID 48 5923052d951SSam bobroff 5938c8639dfSMike Day /* RTAS indicator/sensor types 5948c8639dfSMike Day * 5958c8639dfSMike Day * as defined by PAPR+ 2.7 7.3.5.4, Table 41 5968c8639dfSMike Day * 5978c8639dfSMike Day * NOTE: currently only DR-related sensors are implemented here 5988c8639dfSMike Day */ 5998c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE 9001 6008c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR 9002 6018c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE 9003 6028c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE 6038c8639dfSMike Day 6043052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter 6053052d951SSam bobroff * of the RTAS ibm,get-system-parameter call. 6063052d951SSam bobroff */ 6073052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED 0 6083052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1 6093052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2 6103052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC 3 6113052d951SSam bobroff 6124fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr) 6134fe822e0SAlexey Kardashevskiy { 6144fe822e0SAlexey Kardashevskiy return addr & ~0xF000000000000000ULL; 6154fe822e0SAlexey Kardashevskiy } 6164fe822e0SAlexey Kardashevskiy 61739ac8455SDavid Gibson static inline uint32_t rtas_ld(target_ulong phys, int n) 61839ac8455SDavid Gibson { 619fdfba1a2SEdgar E. Iglesias return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n)); 62039ac8455SDavid Gibson } 62139ac8455SDavid Gibson 622a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n) 623a14aa92bSGavin Shan { 624a14aa92bSGavin Shan return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1); 625a14aa92bSGavin Shan } 626a14aa92bSGavin Shan 62739ac8455SDavid Gibson static inline void rtas_st(target_ulong phys, int n, uint32_t val) 62839ac8455SDavid Gibson { 629ab1da857SEdgar E. Iglesias stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val); 63039ac8455SDavid Gibson } 63139ac8455SDavid Gibson 63228e02042SDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm, 633210b580bSAnthony Liguori uint32_t token, 63439ac8455SDavid Gibson uint32_t nargs, target_ulong args, 63539ac8455SDavid Gibson uint32_t nret, target_ulong rets); 6363a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn); 63728e02042SDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPRMachineState *sm, 63839ac8455SDavid Gibson uint32_t token, uint32_t nargs, target_ulong args, 63939ac8455SDavid Gibson uint32_t nret, target_ulong rets); 6403f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas); 6412cac78c1SDavid Gibson void spapr_load_rtas(sPAPRMachineState *spapr, void *fdt, hwaddr addr); 64239ac8455SDavid Gibson 643ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SHIFT 12 644ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT) 645ad0ebb91SDavid Gibson #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1) 646ad0ebb91SDavid Gibson 647ad0ebb91SDavid Gibson #define SPAPR_VIO_BASE_LIOBN 0x00000000 6484290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg) (0x00000000 | (reg)) 649c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \ 650c8545818SAlexey Kardashevskiy (0x80000000 | ((phb_index) << 8) | (window_num)) 651d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn) (!!((liobn) & 0x80000000)) 652c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff) 653ad0ebb91SDavid Gibson 65474d042e5SDavid Gibson #define RTAS_ERROR_LOG_MAX 2048 65574d042e5SDavid Gibson 65679853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE 1 65779853e18STyrel Datwyler 658bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related 659bb2d8ab6SGreg Kurz * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie, 660bb2d8ab6SGreg Kurz * VIO devices, RTAS event sources and PHBs). 661bb2d8ab6SGreg Kurz */ 662bb2d8ab6SGreg Kurz static inline void spapr_dt_xics_irq(uint32_t *intspec, int irq, bool is_lsi) 663bb2d8ab6SGreg Kurz { 664bb2d8ab6SGreg Kurz intspec[0] = cpu_to_be32(irq); 665bb2d8ab6SGreg Kurz intspec[1] = is_lsi ? cpu_to_be32(1) : 0; 666bb2d8ab6SGreg Kurz } 667bb2d8ab6SGreg Kurz 6682b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable; 66974d042e5SDavid Gibson 670a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table" 671a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \ 672a83000f5SAnthony Liguori OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE) 673a83000f5SAnthony Liguori 6741221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region" 6751221a474SAlexey Kardashevskiy #define SPAPR_IOMMU_MEMORY_REGION(obj) \ 6761221a474SAlexey Kardashevskiy OBJECT_CHECK(IOMMUMemoryRegion, (obj), TYPE_SPAPR_IOMMU_MEMORY_REGION) 6771221a474SAlexey Kardashevskiy 678a83000f5SAnthony Liguori struct sPAPRTCETable { 679a83000f5SAnthony Liguori DeviceState parent; 680a83000f5SAnthony Liguori uint32_t liobn; 681a83000f5SAnthony Liguori uint32_t nb_table; 6821b8eceeeSAlexey Kardashevskiy uint64_t bus_offset; 683650f33adSAlexey Kardashevskiy uint32_t page_shift; 684a83000f5SAnthony Liguori uint64_t *table; 685a26fdf39SAlexey Kardashevskiy uint32_t mig_nb_table; 686a26fdf39SAlexey Kardashevskiy uint64_t *mig_table; 687a83000f5SAnthony Liguori bool bypass; 6886a81dd17SDavid Gibson bool need_vfio; 689a83000f5SAnthony Liguori int fd; 6903df9d748SAlexey Kardashevskiy MemoryRegion root; 6913df9d748SAlexey Kardashevskiy IOMMUMemoryRegion iommu; 692ee9a569aSAlexey Kardashevskiy struct VIOsPAPRDevice *vdev; /* for @bypass migration compatibility only */ 693a83000f5SAnthony Liguori QLIST_ENTRY(sPAPRTCETable) list; 694a83000f5SAnthony Liguori }; 695a83000f5SAnthony Liguori 696f9ce8e0aSThomas Huth sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn); 69731fe14d1SNathan Fontenot 6985341258eSDavid Gibson struct sPAPREventLogEntry { 699fd38804bSDaniel Henrique Barboza uint32_t summary; 700fd38804bSDaniel Henrique Barboza uint32_t extended_length; 701fd38804bSDaniel Henrique Barboza void *extended_log; 70231fe14d1SNathan Fontenot QTAILQ_ENTRY(sPAPREventLogEntry) next; 70331fe14d1SNathan Fontenot }; 70431fe14d1SNathan Fontenot 70528e02042SDavid Gibson void spapr_events_init(sPAPRMachineState *sm); 706ffbb1705SMichael Roth void spapr_dt_events(sPAPRMachineState *sm, void *fdt); 70728e02042SDavid Gibson int spapr_h_cas_compose_response(sPAPRMachineState *sm, 70803d196b7SBharata B Rao target_ulong addr, target_ulong size, 7096787d27bSMichael Roth sPAPROptionVector *ov5_updates); 710b4db5413SSuraj Jitindar Singh void close_htab_fd(sPAPRMachineState *spapr); 711b4db5413SSuraj Jitindar Singh void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr); 71206ec79e8SBharata B Rao void spapr_free_hpt(sPAPRMachineState *spapr); 713df7625d4SAlexey Kardashevskiy sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn); 714df7625d4SAlexey Kardashevskiy void spapr_tce_table_enable(sPAPRTCETable *tcet, 715df7625d4SAlexey Kardashevskiy uint32_t page_shift, uint64_t bus_offset, 716df7625d4SAlexey Kardashevskiy uint32_t nb_table); 717a26fdf39SAlexey Kardashevskiy void spapr_tce_table_disable(sPAPRTCETable *tcet); 718c10325d6SDavid Gibson void spapr_tce_set_need_vfio(sPAPRTCETable *tcet, bool need_vfio); 719c10325d6SDavid Gibson 720a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet); 721ad0ebb91SDavid Gibson int spapr_dma_dt(void *fdt, int node_off, const char *propname, 7225c4cbcf2SAlexey Kardashevskiy uint32_t liobn, uint64_t window, uint32_t size); 7235c4cbcf2SAlexey Kardashevskiy int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname, 7242b7dc949SPaolo Bonzini sPAPRTCETable *tcet); 725eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian); 7267a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_index(sPAPRDRConnector *drc); 7277a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_index(sPAPRDRConnector *drc); 7287a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_count(sPAPRDRConnectorType drc_type, 7297a36ae7aSBharata B Rao uint32_t count); 7307a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_count(sPAPRDRConnectorType drc_type, 7317a36ae7aSBharata B Rao uint32_t count); 732afdbd403SBharata B Rao void spapr_hotplug_req_add_by_count_indexed(sPAPRDRConnectorType drc_type, 733afdbd403SBharata B Rao uint32_t count, uint32_t index); 734afdbd403SBharata B Rao void spapr_hotplug_req_remove_by_count_indexed(sPAPRDRConnectorType drc_type, 735afdbd403SBharata B Rao uint32_t count, uint32_t index); 7360b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize); 7372772cf6bSDavid Gibson void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift, 7382772cf6bSDavid Gibson Error **errp); 73956258174SDaniel Henrique Barboza void spapr_clear_pending_events(sPAPRMachineState *spapr); 740*1a518e76SCédric Le Goater int spapr_max_server_number(sPAPRMachineState *spapr); 74128df36a1SDavid Gibson 74231834723SDaniel Henrique Barboza /* CPU and LMB DRC release callbacks. */ 74331834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev); 74431834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev); 74531834723SDaniel Henrique Barboza 746147ff807SCédric Le Goater void spapr_rtc_read(sPAPRRTCState *rtc, struct tm *tm, uint32_t *ns); 747147ff807SCédric Le Goater int spapr_rtc_import_offset(sPAPRRTCState *rtc, int64_t legacy_offset); 74828df36a1SDavid Gibson 749147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng" 750ad0ebb91SDavid Gibson 751db4ef288SBharata B Rao #define SPAPR_MEMORY_BLOCK_SIZE (1 << 28) /* 256MB */ 752db4ef288SBharata B Rao 7534a1c9cf0SBharata B Rao /* 7544a1c9cf0SBharata B Rao * This defines the maximum number of DIMM slots we can have for sPAPR 7554a1c9cf0SBharata B Rao * guest. This is not defined by sPAPR but we are defining it to 32 slots 7564a1c9cf0SBharata B Rao * based on default number of slots provided by PowerPC kernel. 7574a1c9cf0SBharata B Rao */ 7584a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS 32 7594a1c9cf0SBharata B Rao 760ab3dd749SPhilippe Mathieu-Daudé /* 1GB alignment for hotplug memory region */ 761ab3dd749SPhilippe Mathieu-Daudé #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB) 7624a1c9cf0SBharata B Rao 76303d196b7SBharata B Rao /* 76403d196b7SBharata B Rao * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory 76503d196b7SBharata B Rao * property under ibm,dynamic-reconfiguration-memory node. 76603d196b7SBharata B Rao */ 76703d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6 76803d196b7SBharata B Rao 76903d196b7SBharata B Rao /* 770d0e5a8f2SBharata B Rao * Defines for flag value in ibm,dynamic-memory property under 771d0e5a8f2SBharata B Rao * ibm,dynamic-reconfiguration-memory node. 77203d196b7SBharata B Rao */ 77303d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008 774d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020 775d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080 77603d196b7SBharata B Rao 7771c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg); 7781c7ad77eSNicholas Piggin 7790b0b8310SDavid Gibson #define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift)) 7800b0b8310SDavid Gibson 78114bb4486SGreg Kurz int spapr_get_vcpu_id(PowerPCCPU *cpu); 782648edb64SGreg Kurz void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp); 7832e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id); 7842e886fb3SSam Bobroff 7854e5fe368SSuraj Jitindar Singh int spapr_caps_pre_load(void *opaque); 7864e5fe368SSuraj Jitindar Singh int spapr_caps_pre_save(void *opaque); 7874e5fe368SSuraj Jitindar Singh 78833face6bSDavid Gibson /* 78933face6bSDavid Gibson * Handling of optional capabilities 79033face6bSDavid Gibson */ 7914e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_htm; 7924e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_vsx; 7934e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_dfp; 7948f38eaf8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_cfpc; 79509114fd8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_sbbc; 7964be8d4e7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ibs; 797b9a477b7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv; 798be85537dSDavid Gibson 7994e5fe368SSuraj Jitindar Singh static inline uint8_t spapr_get_cap(sPAPRMachineState *spapr, int cap) 80033face6bSDavid Gibson { 8014e5fe368SSuraj Jitindar Singh return spapr->eff.caps[cap]; 80233face6bSDavid Gibson } 80333face6bSDavid Gibson 8049f6edd06SDavid Gibson void spapr_caps_init(sPAPRMachineState *spapr); 8059f6edd06SDavid Gibson void spapr_caps_apply(sPAPRMachineState *spapr); 806e2e4f641SDavid Gibson void spapr_caps_cpu_apply(sPAPRMachineState *spapr, PowerPCCPU *cpu); 80733face6bSDavid Gibson void spapr_caps_add_properties(sPAPRMachineClass *smc, Error **errp); 808be85537dSDavid Gibson int spapr_caps_post_migration(sPAPRMachineState *spapr); 80933face6bSDavid Gibson 810123eec65SDavid Gibson void spapr_check_pagesize(sPAPRMachineState *spapr, hwaddr pagesize, 811123eec65SDavid Gibson Error **errp); 812123eec65SDavid Gibson 8132a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */ 814