xref: /qemu/include/hw/ppc/ppc.h (revision 5cc7e69f6da5c52a0ac9f48ace40caf91fce807d)
1cb9c377fSPaolo Bonzini #ifndef HW_PPC_H
2175de524SMarkus Armbruster #define HW_PPC_H
3cb9c377fSPaolo Bonzini 
4fcf5ef2aSThomas Huth #include "target/ppc/cpu-qom.h"
5aa5a9e24SPaolo Bonzini 
67058581aSAndreas Färber void ppc_set_irq(PowerPCCPU *cpu, int n_IRQ, int level);
7051e2973SCédric Le Goater PowerPCCPU *ppc_get_vcpu_by_pir(int pir);
84a89e204SCédric Le Goater int ppc_cpu_pir(PowerPCCPU *cpu);
9ddd1055bSFabien Chouteau 
1087ecb68bSpbrook /* PowerPC hardware exceptions management helpers */
1187ecb68bSpbrook typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
12c227f099SAnthony Liguori typedef struct clk_setup_t clk_setup_t;
13c227f099SAnthony Liguori struct clk_setup_t {
1487ecb68bSpbrook     clk_setup_cb cb;
1587ecb68bSpbrook     void *opaque;
1687ecb68bSpbrook };
17c227f099SAnthony Liguori static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1887ecb68bSpbrook {
1987ecb68bSpbrook     if (clk->cb != NULL)
2087ecb68bSpbrook         (*clk->cb)(clk->opaque, freq);
2187ecb68bSpbrook }
2287ecb68bSpbrook 
23ddd1055bSFabien Chouteau struct ppc_tb_t {
24ddd1055bSFabien Chouteau     /* Time base management */
25ddd1055bSFabien Chouteau     int64_t  tb_offset;    /* Compensation                    */
26ddd1055bSFabien Chouteau     int64_t  atb_offset;   /* Compensation                    */
275d62725bSSuraj Jitindar Singh     int64_t  vtb_offset;
28ddd1055bSFabien Chouteau     uint32_t tb_freq;      /* TB frequency                    */
29ddd1055bSFabien Chouteau     /* Decrementer management */
30ddd1055bSFabien Chouteau     uint64_t decr_next;    /* Tick for next decr interrupt    */
31ddd1055bSFabien Chouteau     uint32_t decr_freq;    /* decrementer frequency           */
321246b259SStefan Weil     QEMUTimer *decr_timer;
33ddd1055bSFabien Chouteau     /* Hypervisor decrementer management */
34ddd1055bSFabien Chouteau     uint64_t hdecr_next;    /* Tick for next hdecr interrupt  */
351246b259SStefan Weil     QEMUTimer *hdecr_timer;
36*5cc7e69fSSuraj Jitindar Singh     int64_t purr_offset;
37ddd1055bSFabien Chouteau     void *opaque;
38ddd1055bSFabien Chouteau     uint32_t flags;
39ddd1055bSFabien Chouteau };
40ddd1055bSFabien Chouteau 
41ddd1055bSFabien Chouteau /* PPC Timers flags */
42ddd1055bSFabien Chouteau #define PPC_TIMER_BOOKE              (1 << 0) /* Enable Booke support */
43ddd1055bSFabien Chouteau #define PPC_TIMER_E500               (1 << 1) /* Enable e500 support */
44ddd1055bSFabien Chouteau #define PPC_DECR_UNDERFLOW_TRIGGERED (1 << 2) /* Decr interrupt triggered when
45ddd1055bSFabien Chouteau                                                * the most significant bit
46ddd1055bSFabien Chouteau                                                * changes from 0 to 1.
47ddd1055bSFabien Chouteau                                                */
48ddd1055bSFabien Chouteau #define PPC_DECR_ZERO_TRIGGERED      (1 << 3) /* Decr interrupt triggered when
49ddd1055bSFabien Chouteau                                                * the decrementer reaches zero.
50ddd1055bSFabien Chouteau                                                */
51e81a982aSAlexander Graf #define PPC_DECR_UNDERFLOW_LEVEL     (1 << 4) /* Decr interrupt active when
52e81a982aSAlexander Graf                                                * the most significant bit is 1.
53e81a982aSAlexander Graf                                                */
54ddd1055bSFabien Chouteau 
55ddd1055bSFabien Chouteau uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset);
56e2684c0bSAndreas Färber clk_setup_cb cpu_ppc_tb_init (CPUPPCState *env, uint32_t freq);
5787ecb68bSpbrook /* Embedded PowerPC DCR management */
5873b01960SAlexander Graf typedef uint32_t (*dcr_read_cb)(void *opaque, int dcrn);
5973b01960SAlexander Graf typedef void (*dcr_write_cb)(void *opaque, int dcrn, uint32_t val);
60e2684c0bSAndreas Färber int ppc_dcr_init (CPUPPCState *env, int (*dcr_read_error)(int dcrn),
6187ecb68bSpbrook                   int (*dcr_write_error)(int dcrn));
62e2684c0bSAndreas Färber int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque,
6387ecb68bSpbrook                       dcr_read_cb drc_read, dcr_write_cb dcr_write);
64e2684c0bSAndreas Färber clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq,
65d63cb48dSEdgar E. Iglesias                                   unsigned int decr_excp);
66d63cb48dSEdgar E. Iglesias 
6787ecb68bSpbrook /* Embedded PowerPC reset */
68f3273ba6SAndreas Färber void ppc40x_core_reset(PowerPCCPU *cpu);
69f3273ba6SAndreas Färber void ppc40x_chip_reset(PowerPCCPU *cpu);
70f3273ba6SAndreas Färber void ppc40x_system_reset(PowerPCCPU *cpu);
7187ecb68bSpbrook void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
72b1d8e52eSblueswir1 
73aa5a9e24SPaolo Bonzini #if defined(CONFIG_USER_ONLY)
74aa5a9e24SPaolo Bonzini static inline void ppc40x_irq_init(PowerPCCPU *cpu) {}
75aa5a9e24SPaolo Bonzini static inline void ppc6xx_irq_init(PowerPCCPU *cpu) {}
76aa5a9e24SPaolo Bonzini static inline void ppc970_irq_init(PowerPCCPU *cpu) {}
77aa5a9e24SPaolo Bonzini static inline void ppcPOWER7_irq_init(PowerPCCPU *cpu) {}
7867afe775SBenjamin Herrenschmidt static inline void ppcPOWER9_irq_init(PowerPCCPU *cpu) {}
79aa5a9e24SPaolo Bonzini static inline void ppce500_irq_init(PowerPCCPU *cpu) {}
8040177438SGreg Kurz static inline void ppc_irq_reset(PowerPCCPU *cpu) {}
81aa5a9e24SPaolo Bonzini #else
82aa5a9e24SPaolo Bonzini void ppc40x_irq_init(PowerPCCPU *cpu);
83aa5a9e24SPaolo Bonzini void ppce500_irq_init(PowerPCCPU *cpu);
84aa5a9e24SPaolo Bonzini void ppc6xx_irq_init(PowerPCCPU *cpu);
85aa5a9e24SPaolo Bonzini void ppc970_irq_init(PowerPCCPU *cpu);
86aa5a9e24SPaolo Bonzini void ppcPOWER7_irq_init(PowerPCCPU *cpu);
8767afe775SBenjamin Herrenschmidt void ppcPOWER9_irq_init(PowerPCCPU *cpu);
8840177438SGreg Kurz void ppc_irq_reset(PowerPCCPU *cpu);
89aa5a9e24SPaolo Bonzini #endif
905ce4aafdSaurel32 
915ce4aafdSaurel32 /* PPC machines for OpenBIOS */
925ce4aafdSaurel32 enum {
935ce4aafdSaurel32     ARCH_PREP = 0,
945ce4aafdSaurel32     ARCH_MAC99,
955ce4aafdSaurel32     ARCH_HEATHROW,
960f921197SAlexander Graf     ARCH_MAC99_U3,
975ce4aafdSaurel32 };
985ce4aafdSaurel32 
997f1aec5fSLaurent Vivier #define FW_CFG_PPC_WIDTH	(FW_CFG_ARCH_LOCAL + 0x00)
1007f1aec5fSLaurent Vivier #define FW_CFG_PPC_HEIGHT	(FW_CFG_ARCH_LOCAL + 0x01)
1017f1aec5fSLaurent Vivier #define FW_CFG_PPC_DEPTH	(FW_CFG_ARCH_LOCAL + 0x02)
102dc333cd6SAlexander Graf #define FW_CFG_PPC_TBFREQ	(FW_CFG_ARCH_LOCAL + 0x03)
103a1014f25SAlexander Graf #define FW_CFG_PPC_CLOCKFREQ	(FW_CFG_ARCH_LOCAL + 0x04)
10445024f09SAlexander Graf #define FW_CFG_PPC_IS_KVM       (FW_CFG_ARCH_LOCAL + 0x05)
10545024f09SAlexander Graf #define FW_CFG_PPC_KVM_HC       (FW_CFG_ARCH_LOCAL + 0x06)
10645024f09SAlexander Graf #define FW_CFG_PPC_KVM_PID      (FW_CFG_ARCH_LOCAL + 0x07)
107261265ccSAlexander Graf #define FW_CFG_PPC_NVRAM_ADDR   (FW_CFG_ARCH_LOCAL + 0x08)
1089d1c1283SBALATON Zoltan #define FW_CFG_PPC_BUSFREQ      (FW_CFG_ARCH_LOCAL + 0x09)
1095b64db97SMark Cave-Ayland #define FW_CFG_PPC_NVRAM_FLAT   (FW_CFG_ARCH_LOCAL + 0x0a)
110f1114c17SMark Cave-Ayland #define FW_CFG_PPC_VIACONFIG    (FW_CFG_ARCH_LOCAL + 0x0b)
111802670e6SBlue Swirl 
112802670e6SBlue Swirl #define PPC_SERIAL_MM_BAUDBASE 399193
113ddd1055bSFabien Chouteau 
114ddd1055bSFabien Chouteau /* ppc_booke.c */
115a34a92b9SAndreas Färber void ppc_booke_timers_init(PowerPCCPU *cpu, uint32_t freq, uint32_t flags);
116cb9c377fSPaolo Bonzini #endif
117