xref: /qemu/include/hw/ppc/ppc.h (revision 051e2973bf24f0f6e622e35de7c9d1803e5c23d3)
1cb9c377fSPaolo Bonzini #ifndef HW_PPC_H
2175de524SMarkus Armbruster #define HW_PPC_H
3cb9c377fSPaolo Bonzini 
4fcf5ef2aSThomas Huth #include "target/ppc/cpu-qom.h"
5aa5a9e24SPaolo Bonzini 
67058581aSAndreas Färber void ppc_set_irq(PowerPCCPU *cpu, int n_IRQ, int level);
7*051e2973SCédric Le Goater PowerPCCPU *ppc_get_vcpu_by_pir(int pir);
8ddd1055bSFabien Chouteau 
987ecb68bSpbrook /* PowerPC hardware exceptions management helpers */
1087ecb68bSpbrook typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
11c227f099SAnthony Liguori typedef struct clk_setup_t clk_setup_t;
12c227f099SAnthony Liguori struct clk_setup_t {
1387ecb68bSpbrook     clk_setup_cb cb;
1487ecb68bSpbrook     void *opaque;
1587ecb68bSpbrook };
16c227f099SAnthony Liguori static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
1787ecb68bSpbrook {
1887ecb68bSpbrook     if (clk->cb != NULL)
1987ecb68bSpbrook         (*clk->cb)(clk->opaque, freq);
2087ecb68bSpbrook }
2187ecb68bSpbrook 
22ddd1055bSFabien Chouteau struct ppc_tb_t {
23ddd1055bSFabien Chouteau     /* Time base management */
24ddd1055bSFabien Chouteau     int64_t  tb_offset;    /* Compensation                    */
25ddd1055bSFabien Chouteau     int64_t  atb_offset;   /* Compensation                    */
26ddd1055bSFabien Chouteau     uint32_t tb_freq;      /* TB frequency                    */
27ddd1055bSFabien Chouteau     /* Decrementer management */
28ddd1055bSFabien Chouteau     uint64_t decr_next;    /* Tick for next decr interrupt    */
29ddd1055bSFabien Chouteau     uint32_t decr_freq;    /* decrementer frequency           */
301246b259SStefan Weil     QEMUTimer *decr_timer;
31ddd1055bSFabien Chouteau     /* Hypervisor decrementer management */
32ddd1055bSFabien Chouteau     uint64_t hdecr_next;    /* Tick for next hdecr interrupt  */
331246b259SStefan Weil     QEMUTimer *hdecr_timer;
34ddd1055bSFabien Chouteau     uint64_t purr_load;
35ddd1055bSFabien Chouteau     uint64_t purr_start;
36ddd1055bSFabien Chouteau     void *opaque;
37ddd1055bSFabien Chouteau     uint32_t flags;
38ddd1055bSFabien Chouteau };
39ddd1055bSFabien Chouteau 
40ddd1055bSFabien Chouteau /* PPC Timers flags */
41ddd1055bSFabien Chouteau #define PPC_TIMER_BOOKE              (1 << 0) /* Enable Booke support */
42ddd1055bSFabien Chouteau #define PPC_TIMER_E500               (1 << 1) /* Enable e500 support */
43ddd1055bSFabien Chouteau #define PPC_DECR_UNDERFLOW_TRIGGERED (1 << 2) /* Decr interrupt triggered when
44ddd1055bSFabien Chouteau                                                * the most significant bit
45ddd1055bSFabien Chouteau                                                * changes from 0 to 1.
46ddd1055bSFabien Chouteau                                                */
47ddd1055bSFabien Chouteau #define PPC_DECR_ZERO_TRIGGERED      (1 << 3) /* Decr interrupt triggered when
48ddd1055bSFabien Chouteau                                                * the decrementer reaches zero.
49ddd1055bSFabien Chouteau                                                */
50e81a982aSAlexander Graf #define PPC_DECR_UNDERFLOW_LEVEL     (1 << 4) /* Decr interrupt active when
51e81a982aSAlexander Graf                                                * the most significant bit is 1.
52e81a982aSAlexander Graf                                                */
53ddd1055bSFabien Chouteau 
54ddd1055bSFabien Chouteau uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset);
55e2684c0bSAndreas Färber clk_setup_cb cpu_ppc_tb_init (CPUPPCState *env, uint32_t freq);
5687ecb68bSpbrook /* Embedded PowerPC DCR management */
5773b01960SAlexander Graf typedef uint32_t (*dcr_read_cb)(void *opaque, int dcrn);
5873b01960SAlexander Graf typedef void (*dcr_write_cb)(void *opaque, int dcrn, uint32_t val);
59e2684c0bSAndreas Färber int ppc_dcr_init (CPUPPCState *env, int (*dcr_read_error)(int dcrn),
6087ecb68bSpbrook                   int (*dcr_write_error)(int dcrn));
61e2684c0bSAndreas Färber int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque,
6287ecb68bSpbrook                       dcr_read_cb drc_read, dcr_write_cb dcr_write);
63e2684c0bSAndreas Färber clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq,
64d63cb48dSEdgar E. Iglesias                                   unsigned int decr_excp);
65d63cb48dSEdgar E. Iglesias 
6687ecb68bSpbrook /* Embedded PowerPC reset */
67f3273ba6SAndreas Färber void ppc40x_core_reset(PowerPCCPU *cpu);
68f3273ba6SAndreas Färber void ppc40x_chip_reset(PowerPCCPU *cpu);
69f3273ba6SAndreas Färber void ppc40x_system_reset(PowerPCCPU *cpu);
7087ecb68bSpbrook void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
71b1d8e52eSblueswir1 
72aa5a9e24SPaolo Bonzini #if defined(CONFIG_USER_ONLY)
73aa5a9e24SPaolo Bonzini static inline void ppc40x_irq_init(PowerPCCPU *cpu) {}
74aa5a9e24SPaolo Bonzini static inline void ppc6xx_irq_init(PowerPCCPU *cpu) {}
75aa5a9e24SPaolo Bonzini static inline void ppc970_irq_init(PowerPCCPU *cpu) {}
76aa5a9e24SPaolo Bonzini static inline void ppcPOWER7_irq_init(PowerPCCPU *cpu) {}
7767afe775SBenjamin Herrenschmidt static inline void ppcPOWER9_irq_init(PowerPCCPU *cpu) {}
78aa5a9e24SPaolo Bonzini static inline void ppce500_irq_init(PowerPCCPU *cpu) {}
79aa5a9e24SPaolo Bonzini #else
80aa5a9e24SPaolo Bonzini void ppc40x_irq_init(PowerPCCPU *cpu);
81aa5a9e24SPaolo Bonzini void ppce500_irq_init(PowerPCCPU *cpu);
82aa5a9e24SPaolo Bonzini void ppc6xx_irq_init(PowerPCCPU *cpu);
83aa5a9e24SPaolo Bonzini void ppc970_irq_init(PowerPCCPU *cpu);
84aa5a9e24SPaolo Bonzini void ppcPOWER7_irq_init(PowerPCCPU *cpu);
8567afe775SBenjamin Herrenschmidt void ppcPOWER9_irq_init(PowerPCCPU *cpu);
86aa5a9e24SPaolo Bonzini #endif
875ce4aafdSaurel32 
885ce4aafdSaurel32 /* PPC machines for OpenBIOS */
895ce4aafdSaurel32 enum {
905ce4aafdSaurel32     ARCH_PREP = 0,
915ce4aafdSaurel32     ARCH_MAC99,
925ce4aafdSaurel32     ARCH_HEATHROW,
930f921197SAlexander Graf     ARCH_MAC99_U3,
945ce4aafdSaurel32 };
955ce4aafdSaurel32 
967f1aec5fSLaurent Vivier #define FW_CFG_PPC_WIDTH	(FW_CFG_ARCH_LOCAL + 0x00)
977f1aec5fSLaurent Vivier #define FW_CFG_PPC_HEIGHT	(FW_CFG_ARCH_LOCAL + 0x01)
987f1aec5fSLaurent Vivier #define FW_CFG_PPC_DEPTH	(FW_CFG_ARCH_LOCAL + 0x02)
99dc333cd6SAlexander Graf #define FW_CFG_PPC_TBFREQ	(FW_CFG_ARCH_LOCAL + 0x03)
100a1014f25SAlexander Graf #define FW_CFG_PPC_CLOCKFREQ	(FW_CFG_ARCH_LOCAL + 0x04)
10145024f09SAlexander Graf #define FW_CFG_PPC_IS_KVM       (FW_CFG_ARCH_LOCAL + 0x05)
10245024f09SAlexander Graf #define FW_CFG_PPC_KVM_HC       (FW_CFG_ARCH_LOCAL + 0x06)
10345024f09SAlexander Graf #define FW_CFG_PPC_KVM_PID      (FW_CFG_ARCH_LOCAL + 0x07)
104261265ccSAlexander Graf #define FW_CFG_PPC_NVRAM_ADDR   (FW_CFG_ARCH_LOCAL + 0x08)
1059d1c1283SBALATON Zoltan #define FW_CFG_PPC_BUSFREQ      (FW_CFG_ARCH_LOCAL + 0x09)
1065b64db97SMark Cave-Ayland #define FW_CFG_PPC_NVRAM_FLAT   (FW_CFG_ARCH_LOCAL + 0x0a)
107f1114c17SMark Cave-Ayland #define FW_CFG_PPC_VIACONFIG    (FW_CFG_ARCH_LOCAL + 0x0b)
108802670e6SBlue Swirl 
109802670e6SBlue Swirl #define PPC_SERIAL_MM_BAUDBASE 399193
110ddd1055bSFabien Chouteau 
111ddd1055bSFabien Chouteau /* ppc_booke.c */
112a34a92b9SAndreas Färber void ppc_booke_timers_init(PowerPCCPU *cpu, uint32_t freq, uint32_t flags);
113cb9c377fSPaolo Bonzini #endif
114