120599463SMichael S. Tsirkin #ifndef QEMU_PCI_BUS_H 220599463SMichael S. Tsirkin #define QEMU_PCI_BUS_H 3cfb0a50aSIsaku Yamahata 42728a57aSPhilippe Mathieu-Daudé #include "hw/pci/pci.h" 52728a57aSPhilippe Mathieu-Daudé 6cfb0a50aSIsaku Yamahata /* 7791bf3c8SDavid Gibson * PCI Bus datastructures. 868f79994SIsaku Yamahata * 9952deab6SMichael S. Tsirkin * Do not access the following members directly; 10791bf3c8SDavid Gibson * use accessor functions in pci.h 11cfb0a50aSIsaku Yamahata */ 12cfb0a50aSIsaku Yamahata 13ce6a28eeSMarcel Apfelbaum typedef struct PCIBusClass { 14ce6a28eeSMarcel Apfelbaum /*< private >*/ 15ce6a28eeSMarcel Apfelbaum BusClass parent_class; 16ce6a28eeSMarcel Apfelbaum /*< public >*/ 17ce6a28eeSMarcel Apfelbaum 18602141d9SMarcel Apfelbaum int (*bus_num)(PCIBus *bus); 196a3042b2SMarcel Apfelbaum uint16_t (*numa_node)(PCIBus *bus); 201c685a90SGreg Kurz bool (*allows_extended_config_space)(PCIBus *bus); 21ce6a28eeSMarcel Apfelbaum } PCIBusClass; 22ce6a28eeSMarcel Apfelbaum 23*b0e5196aSDavid Gibson enum PCIBusFlags { 24*b0e5196aSDavid Gibson /* This bus is the root of a PCI domain */ 25*b0e5196aSDavid Gibson PCI_BUS_IS_ROOT = 0x0001, 26*b0e5196aSDavid Gibson }; 27*b0e5196aSDavid Gibson 28cfb0a50aSIsaku Yamahata struct PCIBus { 29cfb0a50aSIsaku Yamahata BusState qbus; 30*b0e5196aSDavid Gibson enum PCIBusFlags flags; 31e00387d5SAvi Kivity PCIIOMMUFunc iommu_fn; 32e00387d5SAvi Kivity void *iommu_opaque; 336f3279b5SIsaku Yamahata uint8_t devfn_min; 348b884984SMark Cave-Ayland uint32_t slot_reserved_mask; 35cfb0a50aSIsaku Yamahata pci_set_irq_fn set_irq; 36cfb0a50aSIsaku Yamahata pci_map_irq_fn map_irq; 373afa9bb4SMichael S. Tsirkin pci_route_irq_fn route_intx_to_irq; 38cfb0a50aSIsaku Yamahata void *irq_opaque; 3990a20dbbSIsaku Yamahata PCIDevice *devices[PCI_SLOT_MAX * PCI_FUNC_MAX]; 40cfb0a50aSIsaku Yamahata PCIDevice *parent_dev; 415968eca3SAvi Kivity MemoryRegion *address_space_mem; 425968eca3SAvi Kivity MemoryRegion *address_space_io; 43cfb0a50aSIsaku Yamahata 44cfb0a50aSIsaku Yamahata QLIST_HEAD(, PCIBus) child; /* this will be replaced by qdev later */ 45cfb0a50aSIsaku Yamahata QLIST_ENTRY(PCIBus) sibling;/* this will be replaced by qdev later */ 46cfb0a50aSIsaku Yamahata 47cfb0a50aSIsaku Yamahata /* The bus IRQ state is the logical OR of the connected devices. 48cfb0a50aSIsaku Yamahata Keep a count of the number of devices with raised IRQs. */ 49cfb0a50aSIsaku Yamahata int nirq; 50cfb0a50aSIsaku Yamahata int *irq_count; 51b86eacb8SMarcel Apfelbaum 52b86eacb8SMarcel Apfelbaum Notifier machine_done; 53cfb0a50aSIsaku Yamahata }; 54cfb0a50aSIsaku Yamahata 55*b0e5196aSDavid Gibson static inline bool pci_bus_is_root(PCIBus *bus) 56*b0e5196aSDavid Gibson { 57*b0e5196aSDavid Gibson return !!(bus->flags & PCI_BUS_IS_ROOT); 58*b0e5196aSDavid Gibson } 59*b0e5196aSDavid Gibson 6020599463SMichael S. Tsirkin #endif /* QEMU_PCI_BUS_H */ 61