120599463SMichael S. Tsirkin #ifndef QEMU_PCI_BUS_H 220599463SMichael S. Tsirkin #define QEMU_PCI_BUS_H 3cfb0a50aSIsaku Yamahata 4cfb0a50aSIsaku Yamahata /* 5952deab6SMichael S. Tsirkin * PCI Bus and Bridge datastructures. 668f79994SIsaku Yamahata * 7952deab6SMichael S. Tsirkin * Do not access the following members directly; 8952deab6SMichael S. Tsirkin * use accessor functions in pci.h, pci_bridge.h 9cfb0a50aSIsaku Yamahata */ 10cfb0a50aSIsaku Yamahata 11ce6a28eeSMarcel Apfelbaum typedef struct PCIBusClass { 12ce6a28eeSMarcel Apfelbaum /*< private >*/ 13ce6a28eeSMarcel Apfelbaum BusClass parent_class; 14ce6a28eeSMarcel Apfelbaum /*< public >*/ 15ce6a28eeSMarcel Apfelbaum 16ce6a28eeSMarcel Apfelbaum bool (*is_root)(PCIBus *bus); 17602141d9SMarcel Apfelbaum int (*bus_num)(PCIBus *bus); 186a3042b2SMarcel Apfelbaum uint16_t (*numa_node)(PCIBus *bus); 19ce6a28eeSMarcel Apfelbaum } PCIBusClass; 20ce6a28eeSMarcel Apfelbaum 21cfb0a50aSIsaku Yamahata struct PCIBus { 22cfb0a50aSIsaku Yamahata BusState qbus; 23e00387d5SAvi Kivity PCIIOMMUFunc iommu_fn; 24e00387d5SAvi Kivity void *iommu_opaque; 256f3279b5SIsaku Yamahata uint8_t devfn_min; 26*8b884984SMark Cave-Ayland uint32_t slot_reserved_mask; 27cfb0a50aSIsaku Yamahata pci_set_irq_fn set_irq; 28cfb0a50aSIsaku Yamahata pci_map_irq_fn map_irq; 293afa9bb4SMichael S. Tsirkin pci_route_irq_fn route_intx_to_irq; 30cfb0a50aSIsaku Yamahata void *irq_opaque; 3190a20dbbSIsaku Yamahata PCIDevice *devices[PCI_SLOT_MAX * PCI_FUNC_MAX]; 32cfb0a50aSIsaku Yamahata PCIDevice *parent_dev; 335968eca3SAvi Kivity MemoryRegion *address_space_mem; 345968eca3SAvi Kivity MemoryRegion *address_space_io; 35cfb0a50aSIsaku Yamahata 36cfb0a50aSIsaku Yamahata QLIST_HEAD(, PCIBus) child; /* this will be replaced by qdev later */ 37cfb0a50aSIsaku Yamahata QLIST_ENTRY(PCIBus) sibling;/* this will be replaced by qdev later */ 38cfb0a50aSIsaku Yamahata 39cfb0a50aSIsaku Yamahata /* The bus IRQ state is the logical OR of the connected devices. 40cfb0a50aSIsaku Yamahata Keep a count of the number of devices with raised IRQs. */ 41cfb0a50aSIsaku Yamahata int nirq; 42cfb0a50aSIsaku Yamahata int *irq_count; 43b86eacb8SMarcel Apfelbaum 44b86eacb8SMarcel Apfelbaum Notifier machine_done; 45cfb0a50aSIsaku Yamahata }; 46cfb0a50aSIsaku Yamahata 47b308c82cSAvi Kivity typedef struct PCIBridgeWindows PCIBridgeWindows; 48b308c82cSAvi Kivity 49b308c82cSAvi Kivity /* 50b308c82cSAvi Kivity * Aliases for each of the address space windows that the bridge 51b308c82cSAvi Kivity * can forward. Mapped into the bridge's parent's address space, 52b308c82cSAvi Kivity * as subregions. 53b308c82cSAvi Kivity */ 54b308c82cSAvi Kivity struct PCIBridgeWindows { 55b308c82cSAvi Kivity MemoryRegion alias_pref_mem; 56b308c82cSAvi Kivity MemoryRegion alias_mem; 57b308c82cSAvi Kivity MemoryRegion alias_io; 58ba7d8515SAlex Williamson /* 59ba7d8515SAlex Williamson * When bridge control VGA forwarding is enabled, bridges will 60ba7d8515SAlex Williamson * provide positive decode on the PCI VGA defined I/O port and 61ba7d8515SAlex Williamson * MMIO ranges. When enabled forwarding is only qualified on the 62ba7d8515SAlex Williamson * I/O and memory enable bits in the bridge command register. 63ba7d8515SAlex Williamson */ 64ba7d8515SAlex Williamson MemoryRegion alias_vga[QEMU_PCI_VGA_NUM_REGIONS]; 65b308c82cSAvi Kivity }; 66b308c82cSAvi Kivity 67f055e96bSAndreas Färber #define TYPE_PCI_BRIDGE "base-pci-bridge" 68f055e96bSAndreas Färber #define PCI_BRIDGE(obj) OBJECT_CHECK(PCIBridge, (obj), TYPE_PCI_BRIDGE) 69f055e96bSAndreas Färber 7068f79994SIsaku Yamahata struct PCIBridge { 71f055e96bSAndreas Färber /*< private >*/ 72f055e96bSAndreas Färber PCIDevice parent_obj; 73f055e96bSAndreas Färber /*< public >*/ 7468f79994SIsaku Yamahata 7568f79994SIsaku Yamahata /* private member */ 767e98e3afSIsaku Yamahata PCIBus sec_bus; 77336411caSMichael S. Tsirkin /* 78336411caSMichael S. Tsirkin * Memory regions for the bridge's address spaces. These regions are not 79336411caSMichael S. Tsirkin * directly added to system_memory/system_io or its descendants. 80336411caSMichael S. Tsirkin * Bridge's secondary bus points to these, so that devices 81336411caSMichael S. Tsirkin * under the bridge see these regions as its address spaces. 82336411caSMichael S. Tsirkin * The regions are as large as the entire address space - 83336411caSMichael S. Tsirkin * they don't take into account any windows. 84336411caSMichael S. Tsirkin */ 85336411caSMichael S. Tsirkin MemoryRegion address_space_mem; 86336411caSMichael S. Tsirkin MemoryRegion address_space_io; 87b308c82cSAvi Kivity 88b308c82cSAvi Kivity PCIBridgeWindows *windows; 89b308c82cSAvi Kivity 9068f79994SIsaku Yamahata pci_map_irq_fn map_irq; 9168f79994SIsaku Yamahata const char *bus_name; 9268f79994SIsaku Yamahata }; 93cfb0a50aSIsaku Yamahata 9420599463SMichael S. Tsirkin #endif /* QEMU_PCI_BUS_H */ 95