xref: /qemu/include/hw/pci/pci_bridge.h (revision 9e8993991ec002f36e642f9c24e80ab5845366f8)
1783753fdSIsaku Yamahata /*
2783753fdSIsaku Yamahata  * QEMU PCI bridge
3783753fdSIsaku Yamahata  *
4783753fdSIsaku Yamahata  * Copyright (c) 2004 Fabrice Bellard
5783753fdSIsaku Yamahata  *
6783753fdSIsaku Yamahata  * This program is free software; you can redistribute it and/or modify
7783753fdSIsaku Yamahata  * it under the terms of the GNU General Public License as published by
8783753fdSIsaku Yamahata  * the Free Software Foundation; either version 2 of the License, or
9783753fdSIsaku Yamahata  * (at your option) any later version.
10783753fdSIsaku Yamahata  *
11783753fdSIsaku Yamahata  * This program is distributed in the hope that it will be useful,
12783753fdSIsaku Yamahata  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13783753fdSIsaku Yamahata  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14783753fdSIsaku Yamahata  * GNU General Public License for more details.
15783753fdSIsaku Yamahata  *
16783753fdSIsaku Yamahata  * You should have received a copy of the GNU General Public License
17783753fdSIsaku Yamahata  * along with this program; if not, write to the Free Software
18783753fdSIsaku Yamahata  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
19783753fdSIsaku Yamahata  *
20783753fdSIsaku Yamahata  * split out pci bus specific stuff from pci.[hc] to pci_bridge.[hc]
21783753fdSIsaku Yamahata  * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
22783753fdSIsaku Yamahata  *                    VA Linux Systems Japan K.K.
23783753fdSIsaku Yamahata  *
24783753fdSIsaku Yamahata  */
25783753fdSIsaku Yamahata 
26783753fdSIsaku Yamahata #ifndef QEMU_PCI_BRIDGE_H
27783753fdSIsaku Yamahata #define QEMU_PCI_BRIDGE_H
28783753fdSIsaku Yamahata 
29c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h"
30791bf3c8SDavid Gibson #include "hw/pci/pci_bus.h"
31791bf3c8SDavid Gibson 
32791bf3c8SDavid Gibson typedef struct PCIBridgeWindows PCIBridgeWindows;
33791bf3c8SDavid Gibson 
34791bf3c8SDavid Gibson /*
35791bf3c8SDavid Gibson  * Aliases for each of the address space windows that the bridge
36791bf3c8SDavid Gibson  * can forward. Mapped into the bridge's parent's address space,
37791bf3c8SDavid Gibson  * as subregions.
38791bf3c8SDavid Gibson  */
39791bf3c8SDavid Gibson struct PCIBridgeWindows {
40791bf3c8SDavid Gibson     MemoryRegion alias_pref_mem;
41791bf3c8SDavid Gibson     MemoryRegion alias_mem;
42791bf3c8SDavid Gibson     MemoryRegion alias_io;
43791bf3c8SDavid Gibson     /*
44791bf3c8SDavid Gibson      * When bridge control VGA forwarding is enabled, bridges will
45791bf3c8SDavid Gibson      * provide positive decode on the PCI VGA defined I/O port and
46791bf3c8SDavid Gibson      * MMIO ranges.  When enabled forwarding is only qualified on the
47791bf3c8SDavid Gibson      * I/O and memory enable bits in the bridge command register.
48791bf3c8SDavid Gibson      */
49791bf3c8SDavid Gibson     MemoryRegion alias_vga[QEMU_PCI_VGA_NUM_REGIONS];
50791bf3c8SDavid Gibson };
51791bf3c8SDavid Gibson 
52791bf3c8SDavid Gibson #define TYPE_PCI_BRIDGE "base-pci-bridge"
53791bf3c8SDavid Gibson #define PCI_BRIDGE(obj) OBJECT_CHECK(PCIBridge, (obj), TYPE_PCI_BRIDGE)
54791bf3c8SDavid Gibson 
55791bf3c8SDavid Gibson struct PCIBridge {
56791bf3c8SDavid Gibson     /*< private >*/
57791bf3c8SDavid Gibson     PCIDevice parent_obj;
58791bf3c8SDavid Gibson     /*< public >*/
59791bf3c8SDavid Gibson 
60791bf3c8SDavid Gibson     /* private member */
61791bf3c8SDavid Gibson     PCIBus sec_bus;
62791bf3c8SDavid Gibson     /*
63791bf3c8SDavid Gibson      * Memory regions for the bridge's address spaces.  These regions are not
64791bf3c8SDavid Gibson      * directly added to system_memory/system_io or its descendants.
65791bf3c8SDavid Gibson      * Bridge's secondary bus points to these, so that devices
66791bf3c8SDavid Gibson      * under the bridge see these regions as its address spaces.
67791bf3c8SDavid Gibson      * The regions are as large as the entire address space -
68791bf3c8SDavid Gibson      * they don't take into account any windows.
69791bf3c8SDavid Gibson      */
70791bf3c8SDavid Gibson     MemoryRegion address_space_mem;
71791bf3c8SDavid Gibson     MemoryRegion address_space_io;
72791bf3c8SDavid Gibson 
73791bf3c8SDavid Gibson     PCIBridgeWindows *windows;
74791bf3c8SDavid Gibson 
75791bf3c8SDavid Gibson     pci_map_irq_fn map_irq;
76791bf3c8SDavid Gibson     const char *bus_name;
77791bf3c8SDavid Gibson };
78783753fdSIsaku Yamahata 
793cf0ecb3SLaszlo Ersek #define PCI_BRIDGE_DEV_PROP_CHASSIS_NR "chassis_nr"
807a7c6a41SLaszlo Ersek #define PCI_BRIDGE_DEV_PROP_MSI        "msi"
814e5c9bfeSLaszlo Ersek #define PCI_BRIDGE_DEV_PROP_SHPC       "shpc"
823cf0ecb3SLaszlo Ersek 
83f4c817e0SIsaku Yamahata int pci_bridge_ssvid_init(PCIDevice *dev, uint8_t offset,
84f8cd1b02SMao Zhongyi                           uint16_t svid, uint16_t ssid,
85f8cd1b02SMao Zhongyi                           Error **errp);
86f4c817e0SIsaku Yamahata 
87783753fdSIsaku Yamahata PCIDevice *pci_bridge_get_device(PCIBus *bus);
8868f79994SIsaku Yamahata PCIBus *pci_bridge_get_sec_bus(PCIBridge *br);
89783753fdSIsaku Yamahata 
9068f79994SIsaku Yamahata pcibus_t pci_bridge_get_base(const PCIDevice *bridge, uint8_t type);
9168f79994SIsaku Yamahata pcibus_t pci_bridge_get_limit(const PCIDevice *bridge, uint8_t type);
92783753fdSIsaku Yamahata 
93e78e9ae4SDon Koch void pci_bridge_update_mappings(PCIBridge *br);
9468f79994SIsaku Yamahata void pci_bridge_write_config(PCIDevice *d,
9568f79994SIsaku Yamahata                              uint32_t address, uint32_t val, int len);
960208def1SIsaku Yamahata void pci_bridge_disable_base_limit(PCIDevice *dev);
9768f79994SIsaku Yamahata void pci_bridge_reset(DeviceState *qdev);
9868f79994SIsaku Yamahata 
999cfaa007SCao jin void pci_bridge_initfn(PCIDevice *pci_dev, const char *typename);
100f90c2bcdSAlex Williamson void pci_bridge_exitfn(PCIDevice *pci_dev);
10168f79994SIsaku Yamahata 
10268f79994SIsaku Yamahata 
10368f79994SIsaku Yamahata /*
10468f79994SIsaku Yamahata  * before qdev initialization(qdev_init()), this function sets bus_name and
10568f79994SIsaku Yamahata  * map_irq callback which are necessry for pci_bridge_initfn() to
10668f79994SIsaku Yamahata  * initialize bus.
10768f79994SIsaku Yamahata  */
10868f79994SIsaku Yamahata void pci_bridge_map_irq(PCIBridge *br, const char* bus_name,
10968f79994SIsaku Yamahata                         pci_map_irq_fn map_irq);
110783753fdSIsaku Yamahata 
11145eb768cSMichael S. Tsirkin /* TODO: add this define to pci_regs.h in linux and then in qemu. */
11245eb768cSMichael S. Tsirkin #define  PCI_BRIDGE_CTL_VGA_16BIT	0x10	/* VGA 16-bit decode */
11345eb768cSMichael S. Tsirkin #define  PCI_BRIDGE_CTL_DISCARD		0x100	/* Primary discard timer */
11445eb768cSMichael S. Tsirkin #define  PCI_BRIDGE_CTL_SEC_DISCARD	0x200	/* Secondary discard timer */
11545eb768cSMichael S. Tsirkin #define  PCI_BRIDGE_CTL_DISCARD_STATUS	0x400	/* Discard timer status */
11645eb768cSMichael S. Tsirkin #define  PCI_BRIDGE_CTL_DISCARD_SERR	0x800	/* Discard timer SERR# enable */
11745eb768cSMichael S. Tsirkin 
11870e1ee59SAleksandr Bezzubikov typedef struct PCIBridgeQemuCap {
11970e1ee59SAleksandr Bezzubikov     uint8_t id;     /* Standard PCI capability header field */
12070e1ee59SAleksandr Bezzubikov     uint8_t next;   /* Standard PCI capability header field */
12170e1ee59SAleksandr Bezzubikov     uint8_t len;    /* Standard PCI vendor-specific capability header field */
12270e1ee59SAleksandr Bezzubikov     uint8_t type;   /* Red Hat vendor-specific capability type.
12370e1ee59SAleksandr Bezzubikov                        Types are defined with REDHAT_PCI_CAP_ prefix */
12470e1ee59SAleksandr Bezzubikov 
12570e1ee59SAleksandr Bezzubikov     uint32_t bus_res;   /* Minimum number of buses to reserve */
12670e1ee59SAleksandr Bezzubikov     uint64_t io;        /* IO space to reserve */
12770e1ee59SAleksandr Bezzubikov     uint32_t mem;       /* Non-prefetchable memory to reserve */
12870e1ee59SAleksandr Bezzubikov     /* At most one of the following two fields may be set to a value
12970e1ee59SAleksandr Bezzubikov      * different from -1 */
13070e1ee59SAleksandr Bezzubikov     uint32_t mem_pref_32; /* Prefetchable memory to reserve (32-bit MMIO) */
13170e1ee59SAleksandr Bezzubikov     uint64_t mem_pref_64; /* Prefetchable memory to reserve (64-bit MMIO) */
13270e1ee59SAleksandr Bezzubikov } PCIBridgeQemuCap;
13370e1ee59SAleksandr Bezzubikov 
13470e1ee59SAleksandr Bezzubikov #define REDHAT_PCI_CAP_RESOURCE_RESERVE 1
13570e1ee59SAleksandr Bezzubikov 
136*9e899399SJing Liu /*
137*9e899399SJing Liu  * PCI BUS/IO/MEM/PREFMEM additional resources recorded as a
138*9e899399SJing Liu  * capability in PCI configuration space to reserve on firmware init.
139*9e899399SJing Liu  */
140*9e899399SJing Liu typedef struct PCIResReserve {
141*9e899399SJing Liu     uint32_t bus;
142*9e899399SJing Liu     uint64_t io;
143*9e899399SJing Liu     uint64_t mem_non_pref;
144*9e899399SJing Liu     uint64_t mem_pref_32;
145*9e899399SJing Liu     uint64_t mem_pref_64;
146*9e899399SJing Liu } PCIResReserve;
147*9e899399SJing Liu 
14870e1ee59SAleksandr Bezzubikov int pci_bridge_qemu_reserve_cap_init(PCIDevice *dev, int cap_offset,
149*9e899399SJing Liu                                PCIResReserve res_reserve, Error **errp);
15070e1ee59SAleksandr Bezzubikov 
151783753fdSIsaku Yamahata #endif /* QEMU_PCI_BRIDGE_H */
152