xref: /qemu/include/hw/pci-host/spapr.h (revision fbb4e983415dc5a15e167dd00bc4564c57121915) !
13384f95cSDavid Gibson /*
23384f95cSDavid Gibson  * QEMU SPAPR PCI BUS definitions
33384f95cSDavid Gibson  *
43384f95cSDavid Gibson  * Copyright (c) 2011 Alexey Kardashevskiy <aik@au1.ibm.com>
53384f95cSDavid Gibson  *
63384f95cSDavid Gibson  * This library is free software; you can redistribute it and/or
73384f95cSDavid Gibson  * modify it under the terms of the GNU Lesser General Public
83384f95cSDavid Gibson  * License as published by the Free Software Foundation; either
93384f95cSDavid Gibson  * version 2 of the License, or (at your option) any later version.
103384f95cSDavid Gibson  *
113384f95cSDavid Gibson  * This library is distributed in the hope that it will be useful,
123384f95cSDavid Gibson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
133384f95cSDavid Gibson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
143384f95cSDavid Gibson  * Lesser General Public License for more details.
153384f95cSDavid Gibson  *
163384f95cSDavid Gibson  * You should have received a copy of the GNU Lesser General Public
173384f95cSDavid Gibson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
183384f95cSDavid Gibson  */
193384f95cSDavid Gibson #if !defined(__HW_SPAPR_H__)
203384f95cSDavid Gibson #error Please include spapr.h before this file!
213384f95cSDavid Gibson #endif
223384f95cSDavid Gibson 
233384f95cSDavid Gibson #if !defined(__HW_SPAPR_PCI_H__)
243384f95cSDavid Gibson #define __HW_SPAPR_PCI_H__
253384f95cSDavid Gibson 
26a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci.h"
27a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci_host.h"
280d09e41aSPaolo Bonzini #include "hw/ppc/xics.h"
293384f95cSDavid Gibson 
308c9f64dfSAndreas Färber #define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"
319fc34adaSAlexey Kardashevskiy #define TYPE_SPAPR_PCI_VFIO_HOST_BRIDGE "spapr-pci-vfio-host-bridge"
328c9f64dfSAndreas Färber 
338c9f64dfSAndreas Färber #define SPAPR_PCI_HOST_BRIDGE(obj) \
348c9f64dfSAndreas Färber     OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)
358c9f64dfSAndreas Färber 
369fc34adaSAlexey Kardashevskiy #define SPAPR_PCI_VFIO_HOST_BRIDGE(obj) \
379fc34adaSAlexey Kardashevskiy     OBJECT_CHECK(sPAPRPHBVFIOState, (obj), TYPE_SPAPR_PCI_VFIO_HOST_BRIDGE)
389fc34adaSAlexey Kardashevskiy 
39da6ccee4SAlexey Kardashevskiy #define SPAPR_PCI_HOST_BRIDGE_CLASS(klass) \
40da6ccee4SAlexey Kardashevskiy      OBJECT_CLASS_CHECK(sPAPRPHBClass, (klass), TYPE_SPAPR_PCI_HOST_BRIDGE)
41da6ccee4SAlexey Kardashevskiy #define SPAPR_PCI_HOST_BRIDGE_GET_CLASS(obj) \
42da6ccee4SAlexey Kardashevskiy      OBJECT_GET_CLASS(sPAPRPHBClass, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)
43da6ccee4SAlexey Kardashevskiy 
44da6ccee4SAlexey Kardashevskiy typedef struct sPAPRPHBClass sPAPRPHBClass;
45da6ccee4SAlexey Kardashevskiy typedef struct sPAPRPHBState sPAPRPHBState;
469fc34adaSAlexey Kardashevskiy typedef struct sPAPRPHBVFIOState sPAPRPHBVFIOState;
47da6ccee4SAlexey Kardashevskiy 
48da6ccee4SAlexey Kardashevskiy struct sPAPRPHBClass {
49da6ccee4SAlexey Kardashevskiy     PCIHostBridgeClass parent_class;
50da6ccee4SAlexey Kardashevskiy 
51da6ccee4SAlexey Kardashevskiy     void (*finish_realize)(sPAPRPHBState *sphb, Error **errp);
52*fbb4e983SDavid Gibson     bool eeh_available;
53da6ccee4SAlexey Kardashevskiy };
54da6ccee4SAlexey Kardashevskiy 
559a321e92SAlexey Kardashevskiy typedef struct spapr_pci_msi {
569a321e92SAlexey Kardashevskiy     uint32_t first_irq;
579a321e92SAlexey Kardashevskiy     uint32_t num;
589a321e92SAlexey Kardashevskiy } spapr_pci_msi;
599a321e92SAlexey Kardashevskiy 
609a321e92SAlexey Kardashevskiy typedef struct spapr_pci_msi_mig {
619a321e92SAlexey Kardashevskiy     uint32_t key;
629a321e92SAlexey Kardashevskiy     spapr_pci_msi value;
639a321e92SAlexey Kardashevskiy } spapr_pci_msi_mig;
649a321e92SAlexey Kardashevskiy 
65da6ccee4SAlexey Kardashevskiy struct sPAPRPHBState {
6667c332fdSAndreas Färber     PCIHostState parent_obj;
673384f95cSDavid Gibson 
683e4ac968SDavid Gibson     uint32_t index;
693384f95cSDavid Gibson     uint64_t buid;
70298a9710SDavid Gibson     char *dtbusname;
717619c7b0SMichael Roth     bool dr_enabled;
723384f95cSDavid Gibson 
733384f95cSDavid Gibson     MemoryRegion memspace, iospace;
74a8170e5eSAvi Kivity     hwaddr mem_win_addr, mem_win_size, io_win_addr, io_win_size;
758c46f7ecSGreg Kurz     MemoryRegion memwindow, iowindow, msiwindow;
760ee2c058SAlexey Kardashevskiy 
775c4cbcf2SAlexey Kardashevskiy     uint32_t dma_liobn;
78f93caaacSDavid Gibson     hwaddr dma_win_addr, dma_win_size;
79e00387d5SAvi Kivity     AddressSpace iommu_as;
80cca7fad5SAlexey Kardashevskiy     MemoryRegion iommu_root;
813384f95cSDavid Gibson 
821112cf94SDavid Gibson     struct spapr_pci_lsi {
83a307d594SAlexey Kardashevskiy         uint32_t irq;
847fb0bd34SDavid Gibson     } lsi_table[PCI_NUM_PINS];
853384f95cSDavid Gibson 
869a321e92SAlexey Kardashevskiy     GHashTable *msi;
879a321e92SAlexey Kardashevskiy     /* Temporary cache for migration purposes */
889a321e92SAlexey Kardashevskiy     int32_t msi_devs_num;
899a321e92SAlexey Kardashevskiy     spapr_pci_msi_mig *msi_devs;
900ee2c058SAlexey Kardashevskiy 
913384f95cSDavid Gibson     QLIST_ENTRY(sPAPRPHBState) list;
92da6ccee4SAlexey Kardashevskiy };
933384f95cSDavid Gibson 
949fc34adaSAlexey Kardashevskiy struct sPAPRPHBVFIOState {
959fc34adaSAlexey Kardashevskiy     sPAPRPHBState phb;
969fc34adaSAlexey Kardashevskiy 
979fc34adaSAlexey Kardashevskiy     int32_t iommugroupid;
989fc34adaSAlexey Kardashevskiy };
999fc34adaSAlexey Kardashevskiy 
1003e4ac968SDavid Gibson #define SPAPR_PCI_MAX_INDEX          255
1013e4ac968SDavid Gibson 
102caae58cbSDavid Gibson #define SPAPR_PCI_BASE_BUID          0x800000020000000ULL
103caae58cbSDavid Gibson 
104b194df47SAlexey Kardashevskiy #define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL
105b194df47SAlexey Kardashevskiy 
106caae58cbSDavid Gibson #define SPAPR_PCI_WINDOW_BASE        0x10000000000ULL
107caae58cbSDavid Gibson #define SPAPR_PCI_WINDOW_SPACING     0x1000000000ULL
108caae58cbSDavid Gibson #define SPAPR_PCI_MMIO_WIN_OFF       0xA0000000
109b194df47SAlexey Kardashevskiy #define SPAPR_PCI_MMIO_WIN_SIZE      (SPAPR_PCI_WINDOW_SPACING - \
110b194df47SAlexey Kardashevskiy                                      SPAPR_PCI_MEM_WIN_BUS_OFFSET)
111caae58cbSDavid Gibson #define SPAPR_PCI_IO_WIN_OFF         0x80000000
112caae58cbSDavid Gibson #define SPAPR_PCI_IO_WIN_SIZE        0x10000
113f1c2dc7cSAlexey Kardashevskiy 
114f1c2dc7cSAlexey Kardashevskiy #define SPAPR_PCI_MSI_WINDOW         0x40000000000ULL
115caae58cbSDavid Gibson 
116a307d594SAlexey Kardashevskiy static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin)
117a307d594SAlexey Kardashevskiy {
11828e02042SDavid Gibson     sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
11928e02042SDavid Gibson 
120a307d594SAlexey Kardashevskiy     return xics_get_qirq(spapr->icp, phb->lsi_table[pin].irq);
121a307d594SAlexey Kardashevskiy }
122a307d594SAlexey Kardashevskiy 
12328e02042SDavid Gibson PCIHostState *spapr_create_phb(sPAPRMachineState *spapr, int index);
1243384f95cSDavid Gibson 
125e0fdbd7cSAlexey Kardashevskiy int spapr_populate_pci_dt(sPAPRPHBState *phb,
1263384f95cSDavid Gibson                           uint32_t xics_phandle,
1273384f95cSDavid Gibson                           void *fdt);
1283384f95cSDavid Gibson 
12928e02042SDavid Gibson void spapr_pci_msi_init(sPAPRMachineState *spapr, hwaddr addr);
130f1c2dc7cSAlexey Kardashevskiy 
131fa28f71bSAlexey Kardashevskiy void spapr_pci_rtas_init(void);
132fa28f71bSAlexey Kardashevskiy 
13328e02042SDavid Gibson sPAPRPHBState *spapr_pci_find_phb(sPAPRMachineState *spapr, uint64_t buid);
13428e02042SDavid Gibson PCIDevice *spapr_pci_find_dev(sPAPRMachineState *spapr, uint64_t buid,
13546c5874eSAlexey Kardashevskiy                               uint32_t config_addr);
13646c5874eSAlexey Kardashevskiy 
137*fbb4e983SDavid Gibson /* VFIO EEH hooks */
138*fbb4e983SDavid Gibson #ifdef CONFIG_LINUX
139*fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
140*fbb4e983SDavid Gibson                                   unsigned int addr, int option);
141*fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb, int *state);
142*fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option);
143*fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb);
144*fbb4e983SDavid Gibson void spapr_phb_vfio_reset(DeviceState *qdev);
145*fbb4e983SDavid Gibson #else
146*fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
147*fbb4e983SDavid Gibson                                                 unsigned int addr, int option)
148*fbb4e983SDavid Gibson {
149*fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
150*fbb4e983SDavid Gibson }
151*fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb,
152*fbb4e983SDavid Gibson                                                int *state)
153*fbb4e983SDavid Gibson {
154*fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
155*fbb4e983SDavid Gibson }
156*fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option)
157*fbb4e983SDavid Gibson {
158*fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
159*fbb4e983SDavid Gibson }
160*fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb)
161*fbb4e983SDavid Gibson {
162*fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
163*fbb4e983SDavid Gibson }
164*fbb4e983SDavid Gibson static inline void spapr_phb_vfio_reset(DeviceState *qdev)
165*fbb4e983SDavid Gibson {
166*fbb4e983SDavid Gibson }
167*fbb4e983SDavid Gibson #endif
168*fbb4e983SDavid Gibson 
1693384f95cSDavid Gibson #endif /* __HW_SPAPR_PCI_H__ */
170