13384f95cSDavid Gibson /* 23384f95cSDavid Gibson * QEMU SPAPR PCI BUS definitions 33384f95cSDavid Gibson * 43384f95cSDavid Gibson * Copyright (c) 2011 Alexey Kardashevskiy <aik@au1.ibm.com> 53384f95cSDavid Gibson * 63384f95cSDavid Gibson * This library is free software; you can redistribute it and/or 73384f95cSDavid Gibson * modify it under the terms of the GNU Lesser General Public 83384f95cSDavid Gibson * License as published by the Free Software Foundation; either 93384f95cSDavid Gibson * version 2 of the License, or (at your option) any later version. 103384f95cSDavid Gibson * 113384f95cSDavid Gibson * This library is distributed in the hope that it will be useful, 123384f95cSDavid Gibson * but WITHOUT ANY WARRANTY; without even the implied warranty of 133384f95cSDavid Gibson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 143384f95cSDavid Gibson * Lesser General Public License for more details. 153384f95cSDavid Gibson * 163384f95cSDavid Gibson * You should have received a copy of the GNU Lesser General Public 173384f95cSDavid Gibson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 183384f95cSDavid Gibson */ 193384f95cSDavid Gibson #if !defined(__HW_SPAPR_H__) 203384f95cSDavid Gibson #error Please include spapr.h before this file! 213384f95cSDavid Gibson #endif 223384f95cSDavid Gibson 233384f95cSDavid Gibson #if !defined(__HW_SPAPR_PCI_H__) 243384f95cSDavid Gibson #define __HW_SPAPR_PCI_H__ 253384f95cSDavid Gibson 26a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci.h" 27a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci_host.h" 280d09e41aSPaolo Bonzini #include "hw/ppc/xics.h" 293384f95cSDavid Gibson 300ee2c058SAlexey Kardashevskiy #define SPAPR_MSIX_MAX_DEVS 32 310ee2c058SAlexey Kardashevskiy 328c9f64dfSAndreas Färber #define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge" 338c9f64dfSAndreas Färber 348c9f64dfSAndreas Färber #define SPAPR_PCI_HOST_BRIDGE(obj) \ 358c9f64dfSAndreas Färber OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE) 368c9f64dfSAndreas Färber 37da6ccee4SAlexey Kardashevskiy #define SPAPR_PCI_HOST_BRIDGE_CLASS(klass) \ 38da6ccee4SAlexey Kardashevskiy OBJECT_CLASS_CHECK(sPAPRPHBClass, (klass), TYPE_SPAPR_PCI_HOST_BRIDGE) 39da6ccee4SAlexey Kardashevskiy #define SPAPR_PCI_HOST_BRIDGE_GET_CLASS(obj) \ 40da6ccee4SAlexey Kardashevskiy OBJECT_GET_CLASS(sPAPRPHBClass, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE) 41da6ccee4SAlexey Kardashevskiy 42da6ccee4SAlexey Kardashevskiy typedef struct sPAPRPHBClass sPAPRPHBClass; 43da6ccee4SAlexey Kardashevskiy typedef struct sPAPRPHBState sPAPRPHBState; 44da6ccee4SAlexey Kardashevskiy 45da6ccee4SAlexey Kardashevskiy struct sPAPRPHBClass { 46da6ccee4SAlexey Kardashevskiy PCIHostBridgeClass parent_class; 47da6ccee4SAlexey Kardashevskiy 48da6ccee4SAlexey Kardashevskiy void (*finish_realize)(sPAPRPHBState *sphb, Error **errp); 49da6ccee4SAlexey Kardashevskiy }; 50da6ccee4SAlexey Kardashevskiy 51da6ccee4SAlexey Kardashevskiy struct sPAPRPHBState { 5267c332fdSAndreas Färber PCIHostState parent_obj; 533384f95cSDavid Gibson 54caae58cbSDavid Gibson int32_t index; 553384f95cSDavid Gibson uint64_t buid; 56298a9710SDavid Gibson char *dtbusname; 573384f95cSDavid Gibson 583384f95cSDavid Gibson MemoryRegion memspace, iospace; 59a8170e5eSAvi Kivity hwaddr mem_win_addr, mem_win_size, io_win_addr, io_win_size; 60f1c2dc7cSAlexey Kardashevskiy MemoryRegion memwindow, iowindow; 610ee2c058SAlexey Kardashevskiy 625c4cbcf2SAlexey Kardashevskiy uint32_t dma_liobn; 635c4cbcf2SAlexey Kardashevskiy uint64_t dma_window_start; 645c4cbcf2SAlexey Kardashevskiy uint64_t dma_window_size; 652b7dc949SPaolo Bonzini sPAPRTCETable *tcet; 66e00387d5SAvi Kivity AddressSpace iommu_as; 67*cca7fad5SAlexey Kardashevskiy MemoryRegion iommu_root; 683384f95cSDavid Gibson 691112cf94SDavid Gibson struct spapr_pci_lsi { 70a307d594SAlexey Kardashevskiy uint32_t irq; 717fb0bd34SDavid Gibson } lsi_table[PCI_NUM_PINS]; 723384f95cSDavid Gibson 731112cf94SDavid Gibson struct spapr_pci_msi { 740ee2c058SAlexey Kardashevskiy uint32_t config_addr; 750ee2c058SAlexey Kardashevskiy uint32_t irq; 761112cf94SDavid Gibson uint32_t nvec; 770ee2c058SAlexey Kardashevskiy } msi_table[SPAPR_MSIX_MAX_DEVS]; 780ee2c058SAlexey Kardashevskiy 793384f95cSDavid Gibson QLIST_ENTRY(sPAPRPHBState) list; 80da6ccee4SAlexey Kardashevskiy }; 813384f95cSDavid Gibson 82caae58cbSDavid Gibson #define SPAPR_PCI_BASE_BUID 0x800000020000000ULL 83caae58cbSDavid Gibson 84caae58cbSDavid Gibson #define SPAPR_PCI_WINDOW_BASE 0x10000000000ULL 85caae58cbSDavid Gibson #define SPAPR_PCI_WINDOW_SPACING 0x1000000000ULL 86caae58cbSDavid Gibson #define SPAPR_PCI_MMIO_WIN_OFF 0xA0000000 87caae58cbSDavid Gibson #define SPAPR_PCI_MMIO_WIN_SIZE 0x20000000 88caae58cbSDavid Gibson #define SPAPR_PCI_IO_WIN_OFF 0x80000000 89caae58cbSDavid Gibson #define SPAPR_PCI_IO_WIN_SIZE 0x10000 90f1c2dc7cSAlexey Kardashevskiy 91f1c2dc7cSAlexey Kardashevskiy #define SPAPR_PCI_MSI_WINDOW 0x40000000000ULL 92caae58cbSDavid Gibson 93caae58cbSDavid Gibson #define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL 94caae58cbSDavid Gibson 95a307d594SAlexey Kardashevskiy static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin) 96a307d594SAlexey Kardashevskiy { 97a307d594SAlexey Kardashevskiy return xics_get_qirq(spapr->icp, phb->lsi_table[pin].irq); 98a307d594SAlexey Kardashevskiy } 99a307d594SAlexey Kardashevskiy 10089dfd6e1SDavid Gibson PCIHostState *spapr_create_phb(sPAPREnvironment *spapr, int index); 1013384f95cSDavid Gibson 102e0fdbd7cSAlexey Kardashevskiy int spapr_populate_pci_dt(sPAPRPHBState *phb, 1033384f95cSDavid Gibson uint32_t xics_phandle, 1043384f95cSDavid Gibson void *fdt); 1053384f95cSDavid Gibson 106f1c2dc7cSAlexey Kardashevskiy void spapr_pci_msi_init(sPAPREnvironment *spapr, hwaddr addr); 107f1c2dc7cSAlexey Kardashevskiy 108fa28f71bSAlexey Kardashevskiy void spapr_pci_rtas_init(void); 109fa28f71bSAlexey Kardashevskiy 1103384f95cSDavid Gibson #endif /* __HW_SPAPR_PCI_H__ */ 111