xref: /qemu/include/hw/pci-host/spapr.h (revision 20668fdebdbb718238c7e80febd0249b5691c99f)
13384f95cSDavid Gibson /*
23384f95cSDavid Gibson  * QEMU SPAPR PCI BUS definitions
33384f95cSDavid Gibson  *
43384f95cSDavid Gibson  * Copyright (c) 2011 Alexey Kardashevskiy <aik@au1.ibm.com>
53384f95cSDavid Gibson  *
63384f95cSDavid Gibson  * This library is free software; you can redistribute it and/or
73384f95cSDavid Gibson  * modify it under the terms of the GNU Lesser General Public
83384f95cSDavid Gibson  * License as published by the Free Software Foundation; either
93384f95cSDavid Gibson  * version 2 of the License, or (at your option) any later version.
103384f95cSDavid Gibson  *
113384f95cSDavid Gibson  * This library is distributed in the hope that it will be useful,
123384f95cSDavid Gibson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
133384f95cSDavid Gibson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
143384f95cSDavid Gibson  * Lesser General Public License for more details.
153384f95cSDavid Gibson  *
163384f95cSDavid Gibson  * You should have received a copy of the GNU Lesser General Public
173384f95cSDavid Gibson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
183384f95cSDavid Gibson  */
193384f95cSDavid Gibson 
203384f95cSDavid Gibson #if !defined(__HW_SPAPR_PCI_H__)
213384f95cSDavid Gibson #define __HW_SPAPR_PCI_H__
223384f95cSDavid Gibson 
23*20668fdeSMarkus Armbruster #include "hw/ppc/spapr.h"
24a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci.h"
25a2cb15b0SMichael S. Tsirkin #include "hw/pci/pci_host.h"
260d09e41aSPaolo Bonzini #include "hw/ppc/xics.h"
273384f95cSDavid Gibson 
288c9f64dfSAndreas Färber #define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"
298c9f64dfSAndreas Färber 
308c9f64dfSAndreas Färber #define SPAPR_PCI_HOST_BRIDGE(obj) \
318c9f64dfSAndreas Färber     OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)
328c9f64dfSAndreas Färber 
33ae4de14cSAlexey Kardashevskiy #define SPAPR_PCI_DMA_MAX_WINDOWS    2
34ae4de14cSAlexey Kardashevskiy 
35da6ccee4SAlexey Kardashevskiy typedef struct sPAPRPHBState sPAPRPHBState;
36da6ccee4SAlexey Kardashevskiy 
379a321e92SAlexey Kardashevskiy typedef struct spapr_pci_msi {
389a321e92SAlexey Kardashevskiy     uint32_t first_irq;
399a321e92SAlexey Kardashevskiy     uint32_t num;
409a321e92SAlexey Kardashevskiy } spapr_pci_msi;
419a321e92SAlexey Kardashevskiy 
429a321e92SAlexey Kardashevskiy typedef struct spapr_pci_msi_mig {
439a321e92SAlexey Kardashevskiy     uint32_t key;
449a321e92SAlexey Kardashevskiy     spapr_pci_msi value;
459a321e92SAlexey Kardashevskiy } spapr_pci_msi_mig;
469a321e92SAlexey Kardashevskiy 
47da6ccee4SAlexey Kardashevskiy struct sPAPRPHBState {
4867c332fdSAndreas Färber     PCIHostState parent_obj;
493384f95cSDavid Gibson 
503e4ac968SDavid Gibson     uint32_t index;
513384f95cSDavid Gibson     uint64_t buid;
52298a9710SDavid Gibson     char *dtbusname;
537619c7b0SMichael Roth     bool dr_enabled;
543384f95cSDavid Gibson 
553384f95cSDavid Gibson     MemoryRegion memspace, iospace;
56a8170e5eSAvi Kivity     hwaddr mem_win_addr, mem_win_size, io_win_addr, io_win_size;
578c46f7ecSGreg Kurz     MemoryRegion memwindow, iowindow, msiwindow;
580ee2c058SAlexey Kardashevskiy 
59ae4de14cSAlexey Kardashevskiy     uint32_t dma_liobn[SPAPR_PCI_DMA_MAX_WINDOWS];
60f93caaacSDavid Gibson     hwaddr dma_win_addr, dma_win_size;
61e00387d5SAvi Kivity     AddressSpace iommu_as;
62cca7fad5SAlexey Kardashevskiy     MemoryRegion iommu_root;
633384f95cSDavid Gibson 
641112cf94SDavid Gibson     struct spapr_pci_lsi {
65a307d594SAlexey Kardashevskiy         uint32_t irq;
667fb0bd34SDavid Gibson     } lsi_table[PCI_NUM_PINS];
673384f95cSDavid Gibson 
689a321e92SAlexey Kardashevskiy     GHashTable *msi;
699a321e92SAlexey Kardashevskiy     /* Temporary cache for migration purposes */
709a321e92SAlexey Kardashevskiy     int32_t msi_devs_num;
719a321e92SAlexey Kardashevskiy     spapr_pci_msi_mig *msi_devs;
720ee2c058SAlexey Kardashevskiy 
733384f95cSDavid Gibson     QLIST_ENTRY(sPAPRPHBState) list;
74ae4de14cSAlexey Kardashevskiy 
75ae4de14cSAlexey Kardashevskiy     bool ddw_enabled;
76ae4de14cSAlexey Kardashevskiy     uint64_t page_size_mask;
77ae4de14cSAlexey Kardashevskiy     uint64_t dma64_win_addr;
78da6ccee4SAlexey Kardashevskiy };
793384f95cSDavid Gibson 
803e4ac968SDavid Gibson #define SPAPR_PCI_MAX_INDEX          255
813e4ac968SDavid Gibson 
82caae58cbSDavid Gibson #define SPAPR_PCI_BASE_BUID          0x800000020000000ULL
83caae58cbSDavid Gibson 
84b194df47SAlexey Kardashevskiy #define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL
85b194df47SAlexey Kardashevskiy 
86caae58cbSDavid Gibson #define SPAPR_PCI_WINDOW_BASE        0x10000000000ULL
87caae58cbSDavid Gibson #define SPAPR_PCI_WINDOW_SPACING     0x1000000000ULL
88caae58cbSDavid Gibson #define SPAPR_PCI_MMIO_WIN_OFF       0xA0000000
89b194df47SAlexey Kardashevskiy #define SPAPR_PCI_MMIO_WIN_SIZE      (SPAPR_PCI_WINDOW_SPACING - \
90b194df47SAlexey Kardashevskiy                                      SPAPR_PCI_MEM_WIN_BUS_OFFSET)
91caae58cbSDavid Gibson #define SPAPR_PCI_IO_WIN_OFF         0x80000000
92caae58cbSDavid Gibson #define SPAPR_PCI_IO_WIN_SIZE        0x10000
93f1c2dc7cSAlexey Kardashevskiy 
94f1c2dc7cSAlexey Kardashevskiy #define SPAPR_PCI_MSI_WINDOW         0x40000000000ULL
95caae58cbSDavid Gibson 
96a307d594SAlexey Kardashevskiy static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin)
97a307d594SAlexey Kardashevskiy {
9828e02042SDavid Gibson     sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
9928e02042SDavid Gibson 
10027f24582SBenjamin Herrenschmidt     return xics_get_qirq(spapr->xics, phb->lsi_table[pin].irq);
101a307d594SAlexey Kardashevskiy }
102a307d594SAlexey Kardashevskiy 
10328e02042SDavid Gibson PCIHostState *spapr_create_phb(sPAPRMachineState *spapr, int index);
1043384f95cSDavid Gibson 
105e0fdbd7cSAlexey Kardashevskiy int spapr_populate_pci_dt(sPAPRPHBState *phb,
1063384f95cSDavid Gibson                           uint32_t xics_phandle,
1073384f95cSDavid Gibson                           void *fdt);
1083384f95cSDavid Gibson 
10928e02042SDavid Gibson void spapr_pci_msi_init(sPAPRMachineState *spapr, hwaddr addr);
110f1c2dc7cSAlexey Kardashevskiy 
111fa28f71bSAlexey Kardashevskiy void spapr_pci_rtas_init(void);
112fa28f71bSAlexey Kardashevskiy 
11328e02042SDavid Gibson sPAPRPHBState *spapr_pci_find_phb(sPAPRMachineState *spapr, uint64_t buid);
11428e02042SDavid Gibson PCIDevice *spapr_pci_find_dev(sPAPRMachineState *spapr, uint64_t buid,
11546c5874eSAlexey Kardashevskiy                               uint32_t config_addr);
11646c5874eSAlexey Kardashevskiy 
117fbb4e983SDavid Gibson /* VFIO EEH hooks */
118fbb4e983SDavid Gibson #ifdef CONFIG_LINUX
119c1fa017cSDavid Gibson bool spapr_phb_eeh_available(sPAPRPHBState *sphb);
120fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
121fbb4e983SDavid Gibson                                   unsigned int addr, int option);
122fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb, int *state);
123fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option);
124fbb4e983SDavid Gibson int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb);
125fbb4e983SDavid Gibson void spapr_phb_vfio_reset(DeviceState *qdev);
126fbb4e983SDavid Gibson #else
127c1fa017cSDavid Gibson static inline bool spapr_phb_eeh_available(sPAPRPHBState *sphb)
128c1fa017cSDavid Gibson {
129c1fa017cSDavid Gibson     return false;
130c1fa017cSDavid Gibson }
131fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_set_option(sPAPRPHBState *sphb,
132fbb4e983SDavid Gibson                                                 unsigned int addr, int option)
133fbb4e983SDavid Gibson {
134fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
135fbb4e983SDavid Gibson }
136fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_get_state(sPAPRPHBState *sphb,
137fbb4e983SDavid Gibson                                                int *state)
138fbb4e983SDavid Gibson {
139fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
140fbb4e983SDavid Gibson }
141fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_reset(sPAPRPHBState *sphb, int option)
142fbb4e983SDavid Gibson {
143fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
144fbb4e983SDavid Gibson }
145fbb4e983SDavid Gibson static inline int spapr_phb_vfio_eeh_configure(sPAPRPHBState *sphb)
146fbb4e983SDavid Gibson {
147fbb4e983SDavid Gibson     return RTAS_OUT_HW_ERROR;
148fbb4e983SDavid Gibson }
149fbb4e983SDavid Gibson static inline void spapr_phb_vfio_reset(DeviceState *qdev)
150fbb4e983SDavid Gibson {
151fbb4e983SDavid Gibson }
152fbb4e983SDavid Gibson #endif
153fbb4e983SDavid Gibson 
154b3162f22SAlexey Kardashevskiy void spapr_phb_dma_reset(sPAPRPHBState *sphb);
155b3162f22SAlexey Kardashevskiy 
1563384f95cSDavid Gibson #endif /* __HW_SPAPR_PCI_H__ */
157