1df2d8b3eSIsaku Yamahata /* 2df2d8b3eSIsaku Yamahata * q35.h 3df2d8b3eSIsaku Yamahata * 4df2d8b3eSIsaku Yamahata * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp> 5df2d8b3eSIsaku Yamahata * VA Linux Systems Japan K.K. 6df2d8b3eSIsaku Yamahata * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> 7df2d8b3eSIsaku Yamahata * 8df2d8b3eSIsaku Yamahata * This program is free software; you can redistribute it and/or modify 9df2d8b3eSIsaku Yamahata * it under the terms of the GNU General Public License as published by 10df2d8b3eSIsaku Yamahata * the Free Software Foundation; either version 2 of the License, or 11df2d8b3eSIsaku Yamahata * (at your option) any later version. 12df2d8b3eSIsaku Yamahata * 13df2d8b3eSIsaku Yamahata * This program is distributed in the hope that it will be useful, 14df2d8b3eSIsaku Yamahata * but WITHOUT ANY WARRANTY; without even the implied warranty of 15df2d8b3eSIsaku Yamahata * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16df2d8b3eSIsaku Yamahata * GNU General Public License for more details. 17df2d8b3eSIsaku Yamahata * 18df2d8b3eSIsaku Yamahata * You should have received a copy of the GNU Lesser General Public 19df2d8b3eSIsaku Yamahata * License along with this library; if not, see <http://www.gnu.org/licenses/> 20df2d8b3eSIsaku Yamahata */ 21df2d8b3eSIsaku Yamahata 22df2d8b3eSIsaku Yamahata #ifndef HW_Q35_H 23df2d8b3eSIsaku Yamahata #define HW_Q35_H 24df2d8b3eSIsaku Yamahata 2583c9f4caSPaolo Bonzini #include "hw/hw.h" 261de7afc9SPaolo Bonzini #include "qemu/range.h" 27*0d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 29*0d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 30*0d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 31*0d09e41aSPaolo Bonzini #include "hw/i386/apic.h" 3283c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 3383c9f4caSPaolo Bonzini #include "hw/pci/pcie_host.h" 34*0d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 35*0d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h" 36*0d09e41aSPaolo Bonzini #include "hw/pci-host/pam.h" 37df2d8b3eSIsaku Yamahata 38df2d8b3eSIsaku Yamahata #define TYPE_Q35_HOST_DEVICE "q35-pcihost" 39df2d8b3eSIsaku Yamahata #define Q35_HOST_DEVICE(obj) \ 40df2d8b3eSIsaku Yamahata OBJECT_CHECK(Q35PCIHost, (obj), TYPE_Q35_HOST_DEVICE) 41df2d8b3eSIsaku Yamahata 42df2d8b3eSIsaku Yamahata #define TYPE_MCH_PCI_DEVICE "mch" 43df2d8b3eSIsaku Yamahata #define MCH_PCI_DEVICE(obj) \ 44df2d8b3eSIsaku Yamahata OBJECT_CHECK(MCHPCIState, (obj), TYPE_MCH_PCI_DEVICE) 45df2d8b3eSIsaku Yamahata 46df2d8b3eSIsaku Yamahata typedef struct MCHPCIState { 47df2d8b3eSIsaku Yamahata PCIDevice d; 48df2d8b3eSIsaku Yamahata MemoryRegion *ram_memory; 49df2d8b3eSIsaku Yamahata MemoryRegion *pci_address_space; 50df2d8b3eSIsaku Yamahata MemoryRegion *system_memory; 51df2d8b3eSIsaku Yamahata MemoryRegion *address_space_io; 52df2d8b3eSIsaku Yamahata PAMMemoryRegion pam_regions[13]; 53df2d8b3eSIsaku Yamahata MemoryRegion smram_region; 54df2d8b3eSIsaku Yamahata MemoryRegion pci_hole; 55df2d8b3eSIsaku Yamahata MemoryRegion pci_hole_64bit; 56df2d8b3eSIsaku Yamahata uint8_t smm_enabled; 57df2d8b3eSIsaku Yamahata ram_addr_t below_4g_mem_size; 58df2d8b3eSIsaku Yamahata ram_addr_t above_4g_mem_size; 59df2d8b3eSIsaku Yamahata } MCHPCIState; 60df2d8b3eSIsaku Yamahata 61df2d8b3eSIsaku Yamahata typedef struct Q35PCIHost { 62df2d8b3eSIsaku Yamahata PCIExpressHost host; 63df2d8b3eSIsaku Yamahata MCHPCIState mch; 64df2d8b3eSIsaku Yamahata } Q35PCIHost; 65df2d8b3eSIsaku Yamahata 66df2d8b3eSIsaku Yamahata #define Q35_MASK(bit, ms_bit, ls_bit) \ 67df2d8b3eSIsaku Yamahata ((uint##bit##_t)(((1ULL << ((ms_bit) + 1)) - 1) & ~((1ULL << ls_bit) - 1))) 68df2d8b3eSIsaku Yamahata 69df2d8b3eSIsaku Yamahata /* 70df2d8b3eSIsaku Yamahata * gmch part 71df2d8b3eSIsaku Yamahata */ 72df2d8b3eSIsaku Yamahata 73df2d8b3eSIsaku Yamahata /* PCI configuration */ 74df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE "MCH" 75df2d8b3eSIsaku Yamahata 76df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_CONFIG_ADDR 0xcf8 77df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_CONFIG_DATA 0xcfc 78df2d8b3eSIsaku Yamahata 79df2d8b3eSIsaku Yamahata /* D0:F0 configuration space */ 80df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_REVISION_DEFUALT 0x0 81df2d8b3eSIsaku Yamahata 82df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR 0x60 /* 64bit register */ 83df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_SIZE 8 /* 64bit register */ 84df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_DEFAULT 0xb0000000 85df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_ADMSK Q35_MASK(64, 35, 28) 86df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_128ADMSK ((uint64_t)(1 << 26)) 87df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_64ADMSK ((uint64_t)(1 << 25)) 88df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_MASK ((uint64_t)(0x3 << 1)) 89df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_256M ((uint64_t)(0x0 << 1)) 90df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_128M ((uint64_t)(0x1 << 1)) 91df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_64M ((uint64_t)(0x2 << 1)) 92df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAR_LENGTH_RVD ((uint64_t)(0x3 << 1)) 93df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PCIEXBAREN ((uint64_t)1) 94df2d8b3eSIsaku Yamahata 95df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_NB 7 96df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_SIZE 7 97df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM0 0x90 98df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_BIOS_AREA 0xf0000 99df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_AREA_SIZE 0x10000 /* 16KB */ 100df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM1 0x91 101df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_EXPAN_AREA 0xc0000 102df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_EXPAN_SIZE 0x04000 103df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM2 0x92 104df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM3 0x93 105df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM4 0x94 106df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_EXBIOS_AREA 0xe0000 107df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_EXBIOS_SIZE 0x04000 108df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM5 0x95 109df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM6 0x96 110df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_WE_HI ((uint8_t)(0x2 << 4)) 111df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_RE_HI ((uint8_t)(0x1 << 4)) 112df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_HI_MASK ((uint8_t)(0x3 << 4)) 113df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_WE_LO ((uint8_t)0x2) 114df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_RE_LO ((uint8_t)0x1) 115df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_LO_MASK ((uint8_t)0x3) 116df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_WE ((uint8_t)0x2) 117df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_RE ((uint8_t)0x1) 118df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_PAM_MASK ((uint8_t)0x3) 119df2d8b3eSIsaku Yamahata 120df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_SMRAM 0x9d 121df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_SMRAM_SIZE 1 122df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_DEFAULT ((uint8_t)0x2) 123df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_D_OPEN ((uint8_t)(1 << 6)) 124df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_D_CLS ((uint8_t)(1 << 5)) 125df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_D_LCK ((uint8_t)(1 << 4)) 126df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_G_SMRAME ((uint8_t)(1 << 3)) 127df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_C_BASE_SEG_MASK ((uint8_t)0x7) 128df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_C_BASE_SEG ((uint8_t)0x2) /* hardwired to b010 */ 129df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_C_BASE 0xa0000 130df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_C_END 0xc0000 131df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_SMRAM_C_SIZE 0x20000 132df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_UPPER_SYSTEM_BIOS_END 0x100000 133df2d8b3eSIsaku Yamahata 134df2d8b3eSIsaku Yamahata #define MCH_HOST_BRIDGE_ESMRAMC 0x9e 135df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_H_SMRAME ((uint8_t)(1 << 6)) 136df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_E_SMERR ((uint8_t)(1 << 5)) 137df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_SM_CACHE ((uint8_t)(1 << 4)) 138df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_SM_L1 ((uint8_t)(1 << 3)) 139df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_SM_L2 ((uint8_t)(1 << 2)) 140df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_MASK ((uint8_t)(0x3 << 1)) 141df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_1MB ((uint8_t)(0x0 << 1)) 142df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_2MB ((uint8_t)(0x1 << 1)) 143df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_TSEG_SZ_8MB ((uint8_t)(0x2 << 1)) 144df2d8b3eSIsaku Yamahata #define MCH_HOST_BRDIGE_ESMRAMC_T_EN ((uint8_t)1) 145df2d8b3eSIsaku Yamahata 146df2d8b3eSIsaku Yamahata /* D1:F0 PCIE* port*/ 147df2d8b3eSIsaku Yamahata #define MCH_PCIE_DEV 1 148df2d8b3eSIsaku Yamahata #define MCH_PCIE_FUNC 0 149df2d8b3eSIsaku Yamahata 150df2d8b3eSIsaku Yamahata #endif /* HW_Q35_H */ 151