xref: /qemu/include/hw/misc/sifive_u_prci.h (revision ac900edeed585a8e50766c4bd6f370d8bcac3b0e)
10d952994SBin Meng /*
20d952994SBin Meng  * QEMU SiFive U PRCI (Power, Reset, Clock, Interrupt) interface
30d952994SBin Meng  *
40d952994SBin Meng  * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com>
50d952994SBin Meng  *
60d952994SBin Meng  * This program is free software; you can redistribute it and/or modify it
70d952994SBin Meng  * under the terms and conditions of the GNU General Public License,
80d952994SBin Meng  * version 2 or later, as published by the Free Software Foundation.
90d952994SBin Meng  *
100d952994SBin Meng  * This program is distributed in the hope it will be useful, but WITHOUT
110d952994SBin Meng  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
120d952994SBin Meng  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
130d952994SBin Meng  * more details.
140d952994SBin Meng  *
150d952994SBin Meng  * You should have received a copy of the GNU General Public License along with
160d952994SBin Meng  * this program.  If not, see <http://www.gnu.org/licenses/>.
170d952994SBin Meng  */
180d952994SBin Meng 
190d952994SBin Meng #ifndef HW_SIFIVE_U_PRCI_H
200d952994SBin Meng #define HW_SIFIVE_U_PRCI_H
21*ac900edeSEduardo Habkost #include "qom/object.h"
220d952994SBin Meng 
230d952994SBin Meng #define SIFIVE_U_PRCI_HFXOSCCFG     0x00
240d952994SBin Meng #define SIFIVE_U_PRCI_COREPLLCFG0   0x04
250d952994SBin Meng #define SIFIVE_U_PRCI_DDRPLLCFG0    0x0C
260d952994SBin Meng #define SIFIVE_U_PRCI_DDRPLLCFG1    0x10
270d952994SBin Meng #define SIFIVE_U_PRCI_GEMGXLPLLCFG0 0x1C
280d952994SBin Meng #define SIFIVE_U_PRCI_GEMGXLPLLCFG1 0x20
290d952994SBin Meng #define SIFIVE_U_PRCI_CORECLKSEL    0x24
300d952994SBin Meng #define SIFIVE_U_PRCI_DEVICESRESET  0x28
310d952994SBin Meng #define SIFIVE_U_PRCI_CLKMUXSTATUS  0x2C
320d952994SBin Meng 
330d952994SBin Meng /*
340d952994SBin Meng  * Current FU540-C000 manual says ready bit is at bit 29, but
350d952994SBin Meng  * freedom-u540-c000-bootloader codes (ux00prci.h) says it is at bit 31.
360d952994SBin Meng  * We have to trust the actual code that works.
370d952994SBin Meng  *
380d952994SBin Meng  * see https://github.com/sifive/freedom-u540-c000-bootloader
390d952994SBin Meng  */
400d952994SBin Meng 
410d952994SBin Meng #define SIFIVE_U_PRCI_HFXOSCCFG_EN  (1 << 30)
420d952994SBin Meng #define SIFIVE_U_PRCI_HFXOSCCFG_RDY (1 << 31)
430d952994SBin Meng 
440d952994SBin Meng /* xxxPLLCFG0 register bits */
450d952994SBin Meng #define SIFIVE_U_PRCI_PLLCFG0_DIVR  (1 << 0)
460d952994SBin Meng #define SIFIVE_U_PRCI_PLLCFG0_DIVF  (31 << 6)
470d952994SBin Meng #define SIFIVE_U_PRCI_PLLCFG0_DIVQ  (3 << 15)
480d952994SBin Meng #define SIFIVE_U_PRCI_PLLCFG0_FSE   (1 << 25)
490d952994SBin Meng #define SIFIVE_U_PRCI_PLLCFG0_LOCK  (1 << 31)
500d952994SBin Meng 
510d952994SBin Meng /* xxxPLLCFG1 register bits */
520d952994SBin Meng #define SIFIVE_U_PRCI_PLLCFG1_CKE   (1 << 24)
530d952994SBin Meng 
540d952994SBin Meng /* coreclksel register bits */
550d952994SBin Meng #define SIFIVE_U_PRCI_CORECLKSEL_HFCLK  (1 << 0)
560d952994SBin Meng 
570d952994SBin Meng 
580d952994SBin Meng #define SIFIVE_U_PRCI_REG_SIZE  0x1000
590d952994SBin Meng 
600d952994SBin Meng #define TYPE_SIFIVE_U_PRCI      "riscv.sifive.u.prci"
610d952994SBin Meng 
62*ac900edeSEduardo Habkost typedef struct SiFiveUPRCIState SiFiveUPRCIState;
630d952994SBin Meng #define SIFIVE_U_PRCI(obj) \
640d952994SBin Meng     OBJECT_CHECK(SiFiveUPRCIState, (obj), TYPE_SIFIVE_U_PRCI)
650d952994SBin Meng 
66*ac900edeSEduardo Habkost struct SiFiveUPRCIState {
670d952994SBin Meng     /*< private >*/
680d952994SBin Meng     SysBusDevice parent_obj;
690d952994SBin Meng 
700d952994SBin Meng     /*< public >*/
710d952994SBin Meng     MemoryRegion mmio;
720d952994SBin Meng     uint32_t hfxosccfg;
730d952994SBin Meng     uint32_t corepllcfg0;
740d952994SBin Meng     uint32_t ddrpllcfg0;
750d952994SBin Meng     uint32_t ddrpllcfg1;
760d952994SBin Meng     uint32_t gemgxlpllcfg0;
770d952994SBin Meng     uint32_t gemgxlpllcfg1;
780d952994SBin Meng     uint32_t coreclksel;
790d952994SBin Meng     uint32_t devicesreset;
800d952994SBin Meng     uint32_t clkmuxstatus;
81*ac900edeSEduardo Habkost };
820d952994SBin Meng 
83806c64b7SBin Meng /*
84806c64b7SBin Meng  * Clock indexes for use by Device Tree data and the PRCI driver.
85806c64b7SBin Meng  *
86806c64b7SBin Meng  * These values are from sifive-fu540-prci.h in the Linux kernel.
87806c64b7SBin Meng  */
88806c64b7SBin Meng #define PRCI_CLK_COREPLL        0
89806c64b7SBin Meng #define PRCI_CLK_DDRPLL         1
90806c64b7SBin Meng #define PRCI_CLK_GEMGXLPLL      2
91806c64b7SBin Meng #define PRCI_CLK_TLCLK          3
92806c64b7SBin Meng 
930d952994SBin Meng #endif /* HW_SIFIVE_U_PRCI_H */
94