1e5a7ba87SHavard Skinnemoen /* 2d9ffb75fSHao Wu * Nuvoton NPCM7xx/8xx System Global Control Registers. 3e5a7ba87SHavard Skinnemoen * 4e5a7ba87SHavard Skinnemoen * Copyright 2020 Google LLC 5e5a7ba87SHavard Skinnemoen * 6e5a7ba87SHavard Skinnemoen * This program is free software; you can redistribute it and/or modify it 7e5a7ba87SHavard Skinnemoen * under the terms of the GNU General Public License as published by the 8e5a7ba87SHavard Skinnemoen * Free Software Foundation; either version 2 of the License, or 9e5a7ba87SHavard Skinnemoen * (at your option) any later version. 10e5a7ba87SHavard Skinnemoen * 11e5a7ba87SHavard Skinnemoen * This program is distributed in the hope that it will be useful, but WITHOUT 12e5a7ba87SHavard Skinnemoen * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 13e5a7ba87SHavard Skinnemoen * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 14e5a7ba87SHavard Skinnemoen * for more details. 15e5a7ba87SHavard Skinnemoen */ 16506af233SHao Wu #ifndef NPCM_GCR_H 17506af233SHao Wu #define NPCM_GCR_H 18e5a7ba87SHavard Skinnemoen 19*8be545baSRichard Henderson #include "system/memory.h" 20e5a7ba87SHavard Skinnemoen #include "hw/sysbus.h" 218ca2021bSHao Wu #include "qom/object.h" 22e5a7ba87SHavard Skinnemoen 23e5a7ba87SHavard Skinnemoen /* 24c3e9e73aSHao Wu * NPCM7XX PWRON STRAP bit fields 25c3e9e73aSHao Wu * 12: SPI0 powered by VSBV3 at 1.8V 26c3e9e73aSHao Wu * 11: System flash attached to BMC 27c3e9e73aSHao Wu * 10: BSP alternative pins. 28c3e9e73aSHao Wu * 9:8: Flash UART command route enabled. 29c3e9e73aSHao Wu * 7: Security enabled. 30c3e9e73aSHao Wu * 6: HI-Z state control. 31c3e9e73aSHao Wu * 5: ECC disabled. 32c3e9e73aSHao Wu * 4: Reserved 33c3e9e73aSHao Wu * 3: JTAG2 enabled. 34c3e9e73aSHao Wu * 2:0: CPU and DRAM clock frequency. 35c3e9e73aSHao Wu */ 36c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12) 37c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_SFAB BIT(11) 38c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_BSPA BIT(10) 39c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8) 40c3e9e73aSHao Wu #define FUP_NORM_UART2 3 41c3e9e73aSHao Wu #define FUP_PROG_UART3 2 42c3e9e73aSHao Wu #define FUP_PROG_UART2 1 43c3e9e73aSHao Wu #define FUP_NORM_UART3 0 44c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_SECEN BIT(7) 45c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_HIZ BIT(6) 46c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_ECC BIT(5) 47c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4) 48c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_J2EN BIT(3) 49c3e9e73aSHao Wu #define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x) 50c3e9e73aSHao Wu #define CKFRQ_SKIPINIT 0x000 51c3e9e73aSHao Wu #define CKFRQ_DEFAULT 0x111 52c3e9e73aSHao Wu 53c3e9e73aSHao Wu /* 54e5a7ba87SHavard Skinnemoen * Number of registers in our device state structure. Don't change this without 55e5a7ba87SHavard Skinnemoen * incrementing the version_id in the vmstate. 56e5a7ba87SHavard Skinnemoen */ 57d9ffb75fSHao Wu #define NPCM_GCR_MAX_NR_REGS NPCM8XX_GCR_NR_REGS 58e5a7ba87SHavard Skinnemoen #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) 59d9ffb75fSHao Wu #define NPCM8XX_GCR_NR_REGS (0xf80 / sizeof(uint32_t)) 60e5a7ba87SHavard Skinnemoen 61c99064e6SHao Wu typedef struct NPCMGCRState { 62e5a7ba87SHavard Skinnemoen SysBusDevice parent; 63e5a7ba87SHavard Skinnemoen 64e5a7ba87SHavard Skinnemoen MemoryRegion iomem; 65e5a7ba87SHavard Skinnemoen 668ca2021bSHao Wu uint32_t regs[NPCM_GCR_MAX_NR_REGS]; 67e5a7ba87SHavard Skinnemoen 68e5a7ba87SHavard Skinnemoen uint32_t reset_pwron; 69e5a7ba87SHavard Skinnemoen uint32_t reset_mdlr; 70e5a7ba87SHavard Skinnemoen uint32_t reset_intcr3; 710ad46bbbSHao Wu uint32_t reset_scrpad_b; 72c99064e6SHao Wu } NPCMGCRState; 73e5a7ba87SHavard Skinnemoen 748ca2021bSHao Wu typedef struct NPCMGCRClass { 758ca2021bSHao Wu SysBusDeviceClass parent; 768ca2021bSHao Wu 778ca2021bSHao Wu size_t nr_regs; 788ca2021bSHao Wu const uint32_t *cold_reset_values; 798ca2021bSHao Wu } NPCMGCRClass; 808ca2021bSHao Wu 81c99064e6SHao Wu #define TYPE_NPCM_GCR "npcm-gcr" 82e5a7ba87SHavard Skinnemoen #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" 83d9ffb75fSHao Wu #define TYPE_NPCM8XX_GCR "npcm8xx-gcr" 848ca2021bSHao Wu OBJECT_DECLARE_TYPE(NPCMGCRState, NPCMGCRClass, NPCM_GCR) 85e5a7ba87SHavard Skinnemoen 86506af233SHao Wu #endif /* NPCM_GCR_H */ 87