xref: /qemu/include/hw/misc/iotkit-secctl.h (revision 5c6295a45b4fceac913c11abc62488c49c02b9fd)
1de343bb6SPeter Maydell /*
2de343bb6SPeter Maydell  * ARM IoT Kit security controller
3de343bb6SPeter Maydell  *
4de343bb6SPeter Maydell  * Copyright (c) 2018 Linaro Limited
5de343bb6SPeter Maydell  * Written by Peter Maydell
6de343bb6SPeter Maydell  *
7de343bb6SPeter Maydell  * This program is free software; you can redistribute it and/or modify
8de343bb6SPeter Maydell  * it under the terms of the GNU General Public License version 2 or
9de343bb6SPeter Maydell  * (at your option) any later version.
10de343bb6SPeter Maydell  */
11de343bb6SPeter Maydell 
12de343bb6SPeter Maydell /* This is a model of the security controller which is part of the
13de343bb6SPeter Maydell  * Arm IoT Kit and documented in
1450b52b18SPeter Maydell  * https://developer.arm.com/documentation/ecm0601256/latest
15de343bb6SPeter Maydell  *
16de343bb6SPeter Maydell  * QEMU interface:
17de343bb6SPeter Maydell  *  + sysbus MMIO region 0 is the "secure privilege control block" registers
18de343bb6SPeter Maydell  *  + sysbus MMIO region 1 is the "non-secure privilege control block" registers
19b3717c23SPeter Maydell  *  + named GPIO output "sec_resp_cfg" indicating whether blocked accesses
20b3717c23SPeter Maydell  *    should RAZ/WI or bus error
21b1ce38e1SPeter Maydell  *  + named GPIO output "nsc_cfg" whose value tracks the NSCCFG register value
2281a75debSPeter Maydell  *  + named GPIO output "msc_irq" for the combined IRQ line from the MSCs
23b3717c23SPeter Maydell  * Controlling the 2 APB PPCs in the IoTKit:
24b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppc0_nonsec[0..2] and apb_ppc1_nonsec
25b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppc0_ap[0..2] and apb_ppc1_ap
26b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppc{0,1}_irq_enable
27b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppc{0,1}_irq_clear
28b3717c23SPeter Maydell  *  + named GPIO inputs apb_ppc{0,1}_irq_status
29b3717c23SPeter Maydell  * Controlling each of the 4 expansion APB PPCs which a system using the IoTKit
30b3717c23SPeter Maydell  * might provide:
31b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppcexp{0,1,2,3}_nonsec[0..15]
32b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppcexp{0,1,2,3}_ap[0..15]
33b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_enable
34b3717c23SPeter Maydell  *  + named GPIO outputs apb_ppcexp{0,1,2,3}_irq_clear
35b3717c23SPeter Maydell  *  + named GPIO inputs apb_ppcexp{0,1,2,3}_irq_status
36b3717c23SPeter Maydell  * Controlling each of the 4 expansion AHB PPCs which a system using the IoTKit
37b3717c23SPeter Maydell  * might provide:
38b3717c23SPeter Maydell  *  + named GPIO outputs ahb_ppcexp{0,1,2,3}_nonsec[0..15]
39b3717c23SPeter Maydell  *  + named GPIO outputs ahb_ppcexp{0,1,2,3}_ap[0..15]
40b3717c23SPeter Maydell  *  + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_enable
41b3717c23SPeter Maydell  *  + named GPIO outputs ahb_ppcexp{0,1,2,3}_irq_clear
42b3717c23SPeter Maydell  *  + named GPIO inputs ahb_ppcexp{0,1,2,3}_irq_status
430a78d7ebSPeter Maydell  * Controlling the (up to) 4 MPCs in the IoTKit/SSE:
440a78d7ebSPeter Maydell  *  + named GPIO inputs mpc_status[0..3]
453fd3cb2fSPeter Maydell  * Controlling each of the 16 expansion MPCs which a system using the IoTKit
463fd3cb2fSPeter Maydell  * might provide:
473fd3cb2fSPeter Maydell  *  + named GPIO inputs mpcexp_status[0..15]
4881a75debSPeter Maydell  * Controlling each of the 16 expansion MSCs which a system using the IoTKit
4981a75debSPeter Maydell  * might provide:
5081a75debSPeter Maydell  *  + named GPIO inputs mscexp_status[0..15]
5181a75debSPeter Maydell  *  + named GPIO outputs mscexp_clear[0..15]
5281a75debSPeter Maydell  *  + named GPIO outputs mscexp_ns[0..15]
53de343bb6SPeter Maydell  */
54de343bb6SPeter Maydell 
55de343bb6SPeter Maydell #ifndef IOTKIT_SECCTL_H
56de343bb6SPeter Maydell #define IOTKIT_SECCTL_H
57de343bb6SPeter Maydell 
58de343bb6SPeter Maydell #include "hw/sysbus.h"
59db1015e9SEduardo Habkost #include "qom/object.h"
60de343bb6SPeter Maydell 
61de343bb6SPeter Maydell #define TYPE_IOTKIT_SECCTL "iotkit-secctl"
628063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(IoTKitSecCtl, IOTKIT_SECCTL)
63de343bb6SPeter Maydell 
64b3717c23SPeter Maydell #define IOTS_APB_PPC0_NUM_PORTS 3
65b3717c23SPeter Maydell #define IOTS_APB_PPC1_NUM_PORTS 1
66b3717c23SPeter Maydell #define IOTS_PPC_NUM_PORTS 16
67b3717c23SPeter Maydell #define IOTS_NUM_APB_PPC 2
68b3717c23SPeter Maydell #define IOTS_NUM_APB_EXP_PPC 4
69b3717c23SPeter Maydell #define IOTS_NUM_AHB_EXP_PPC 4
703fd3cb2fSPeter Maydell #define IOTS_NUM_EXP_MPC 16
710a78d7ebSPeter Maydell #define IOTS_NUM_MPC 4
7281a75debSPeter Maydell #define IOTS_NUM_EXP_MSC 16
73b3717c23SPeter Maydell 
74b3717c23SPeter Maydell 
75b3717c23SPeter Maydell /* State and IRQ lines relating to a PPC. For the
76b3717c23SPeter Maydell  * PPCs in the IoTKit not all the IRQ lines are used.
77b3717c23SPeter Maydell  */
78b3717c23SPeter Maydell typedef struct IoTKitSecCtlPPC {
79b3717c23SPeter Maydell     qemu_irq nonsec[IOTS_PPC_NUM_PORTS];
80b3717c23SPeter Maydell     qemu_irq ap[IOTS_PPC_NUM_PORTS];
81b3717c23SPeter Maydell     qemu_irq irq_enable;
82b3717c23SPeter Maydell     qemu_irq irq_clear;
83b3717c23SPeter Maydell 
84b3717c23SPeter Maydell     uint32_t ns;
85b3717c23SPeter Maydell     uint32_t sp;
86b3717c23SPeter Maydell     uint32_t nsp;
87b3717c23SPeter Maydell 
88b3717c23SPeter Maydell     /* Number of ports actually present */
89b3717c23SPeter Maydell     int numports;
90b3717c23SPeter Maydell     /* Offset of this PPC's interrupt bits in SECPPCINTSTAT */
91b3717c23SPeter Maydell     int irq_bit_offset;
92b3717c23SPeter Maydell     IoTKitSecCtl *parent;
93b3717c23SPeter Maydell } IoTKitSecCtlPPC;
94b3717c23SPeter Maydell 
95b3717c23SPeter Maydell struct IoTKitSecCtl {
96de343bb6SPeter Maydell     /*< private >*/
97de343bb6SPeter Maydell     SysBusDevice parent_obj;
98de343bb6SPeter Maydell 
99de343bb6SPeter Maydell     /*< public >*/
100b3717c23SPeter Maydell     qemu_irq sec_resp_cfg;
101b1ce38e1SPeter Maydell     qemu_irq nsc_cfg_irq;
102de343bb6SPeter Maydell 
103de343bb6SPeter Maydell     MemoryRegion s_regs;
104de343bb6SPeter Maydell     MemoryRegion ns_regs;
105b3717c23SPeter Maydell 
106b3717c23SPeter Maydell     uint32_t secppcintstat;
107b3717c23SPeter Maydell     uint32_t secppcinten;
108b3717c23SPeter Maydell     uint32_t secrespcfg;
109b1ce38e1SPeter Maydell     uint32_t nsccfg;
110b1ce38e1SPeter Maydell     uint32_t brginten;
1113fd3cb2fSPeter Maydell     uint32_t mpcintstatus;
112b3717c23SPeter Maydell 
11381a75debSPeter Maydell     uint32_t secmscintstat;
11481a75debSPeter Maydell     uint32_t secmscinten;
11581a75debSPeter Maydell     uint32_t nsmscexp;
11681a75debSPeter Maydell     qemu_irq mscexp_clear[IOTS_NUM_EXP_MSC];
11781a75debSPeter Maydell     qemu_irq mscexp_ns[IOTS_NUM_EXP_MSC];
11881a75debSPeter Maydell     qemu_irq msc_irq;
11981a75debSPeter Maydell 
120b3717c23SPeter Maydell     IoTKitSecCtlPPC apb[IOTS_NUM_APB_PPC];
121b3717c23SPeter Maydell     IoTKitSecCtlPPC apbexp[IOTS_NUM_APB_EXP_PPC];
122b3717c23SPeter Maydell     IoTKitSecCtlPPC ahbexp[IOTS_NUM_APB_EXP_PPC];
123*0eb6b0adSPeter Maydell 
124*0eb6b0adSPeter Maydell     uint32_t sse_version;
125b3717c23SPeter Maydell };
126de343bb6SPeter Maydell 
127de343bb6SPeter Maydell #endif
128