1ff8f06eeSShlomo Pongratz /* 2ff8f06eeSShlomo Pongratz * ARM GIC support 3ff8f06eeSShlomo Pongratz * 4ff8f06eeSShlomo Pongratz * Copyright (c) 2012 Linaro Limited 5ff8f06eeSShlomo Pongratz * Copyright (c) 2015 Huawei. 607e2034dSPavel Fedin * Copyright (c) 2015 Samsung Electronics Co., Ltd. 7ff8f06eeSShlomo Pongratz * Written by Peter Maydell 807e2034dSPavel Fedin * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin 9ff8f06eeSShlomo Pongratz * 10ff8f06eeSShlomo Pongratz * This program is free software; you can redistribute it and/or modify 11ff8f06eeSShlomo Pongratz * it under the terms of the GNU General Public License as published by 12ff8f06eeSShlomo Pongratz * the Free Software Foundation, either version 2 of the License, or 13ff8f06eeSShlomo Pongratz * (at your option) any later version. 14ff8f06eeSShlomo Pongratz * 15ff8f06eeSShlomo Pongratz * This program is distributed in the hope that it will be useful, 16ff8f06eeSShlomo Pongratz * but WITHOUT ANY WARRANTY; without even the implied warranty of 17ff8f06eeSShlomo Pongratz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18ff8f06eeSShlomo Pongratz * GNU General Public License for more details. 19ff8f06eeSShlomo Pongratz * 20ff8f06eeSShlomo Pongratz * You should have received a copy of the GNU General Public License along 21ff8f06eeSShlomo Pongratz * with this program; if not, see <http://www.gnu.org/licenses/>. 22ff8f06eeSShlomo Pongratz */ 23ff8f06eeSShlomo Pongratz 24ff8f06eeSShlomo Pongratz #ifndef HW_ARM_GICV3_COMMON_H 25ff8f06eeSShlomo Pongratz #define HW_ARM_GICV3_COMMON_H 26ff8f06eeSShlomo Pongratz 27ff8f06eeSShlomo Pongratz #include "hw/sysbus.h" 28ff8f06eeSShlomo Pongratz #include "hw/intc/arm_gic_common.h" 29db1015e9SEduardo Habkost #include "qom/object.h" 30ff8f06eeSShlomo Pongratz 3107e2034dSPavel Fedin /* 3207e2034dSPavel Fedin * Maximum number of possible interrupts, determined by the GIC architecture. 3307e2034dSPavel Fedin * Note that this does not include LPIs. When implemented, these should be 3407e2034dSPavel Fedin * dealt with separately. 3507e2034dSPavel Fedin */ 3607e2034dSPavel Fedin #define GICV3_MAXIRQ 1020 3707e2034dSPavel Fedin #define GICV3_MAXSPI (GICV3_MAXIRQ - GIC_INTERNAL) 3807e2034dSPavel Fedin 39c694cb4cSShashi Mallela #define GICV3_LPI_INTID_START 8192 40c694cb4cSShashi Mallela 41*ae3b3ba1SPeter Maydell /* 42*ae3b3ba1SPeter Maydell * The redistributor in GICv3 has two 64KB frames per CPU; in 43*ae3b3ba1SPeter Maydell * GICv4 it has four 64KB frames per CPU. 44*ae3b3ba1SPeter Maydell */ 451e575b66SEric Auger #define GICV3_REDIST_SIZE 0x20000 46*ae3b3ba1SPeter Maydell #define GICV4_REDIST_SIZE 0x40000 471e575b66SEric Auger 48c8efd802SAndrew Jones /* Number of SGI target-list bits */ 49c8efd802SAndrew Jones #define GICV3_TARGETLIST_BITS 16 50c8efd802SAndrew Jones 514eb833b5SPeter Maydell /* Maximum number of list registers (architectural limit) */ 524eb833b5SPeter Maydell #define GICV3_LR_MAX 16 534eb833b5SPeter Maydell 5407e2034dSPavel Fedin /* Minimum BPR for Secure, or when security not enabled */ 5507e2034dSPavel Fedin #define GIC_MIN_BPR 0 5607e2034dSPavel Fedin /* Minimum BPR for Nonsecure when security is enabled */ 5707e2034dSPavel Fedin #define GIC_MIN_BPR_NS (GIC_MIN_BPR + 1) 5807e2034dSPavel Fedin 5907e2034dSPavel Fedin /* For some distributor fields we want to model the array of 32-bit 6007e2034dSPavel Fedin * register values which hold various bitmaps corresponding to enabled, 6107e2034dSPavel Fedin * pending, etc bits. These macros and functions facilitate that; the 6207e2034dSPavel Fedin * APIs are generally modelled on the generic bitmap.h functions 6307e2034dSPavel Fedin * (which are unsuitable here because they use 'unsigned long' as the 6407e2034dSPavel Fedin * underlying storage type, which is very awkward when you need to 6507e2034dSPavel Fedin * access the data as 32-bit values.) 6607e2034dSPavel Fedin * Each bitmap contains a bit for each interrupt. Although there is 6707e2034dSPavel Fedin * space for the PPIs and SGIs, those bits (the first 32) are never 6807e2034dSPavel Fedin * used as that state lives in the redistributor. The unused bits are 6907e2034dSPavel Fedin * provided purely so that interrupt X's state is always in bit X; this 7007e2034dSPavel Fedin * avoids bugs where we forget to subtract GIC_INTERNAL from an 7107e2034dSPavel Fedin * interrupt number. 7207e2034dSPavel Fedin */ 733666331aSPhilippe Mathieu-Daudé #define GICV3_BMP_SIZE DIV_ROUND_UP(GICV3_MAXIRQ, 32) 7407e2034dSPavel Fedin 7507e2034dSPavel Fedin #define GIC_DECLARE_BITMAP(name) \ 7607e2034dSPavel Fedin uint32_t name[GICV3_BMP_SIZE] 7707e2034dSPavel Fedin 7807e2034dSPavel Fedin #define GIC_BIT_MASK(nr) (1U << ((nr) % 32)) 7907e2034dSPavel Fedin #define GIC_BIT_WORD(nr) ((nr) / 32) 8007e2034dSPavel Fedin 8107e2034dSPavel Fedin static inline void gic_bmp_set_bit(int nr, uint32_t *addr) 8207e2034dSPavel Fedin { 8307e2034dSPavel Fedin uint32_t mask = GIC_BIT_MASK(nr); 8407e2034dSPavel Fedin uint32_t *p = addr + GIC_BIT_WORD(nr); 8507e2034dSPavel Fedin 8607e2034dSPavel Fedin *p |= mask; 8707e2034dSPavel Fedin } 8807e2034dSPavel Fedin 8907e2034dSPavel Fedin static inline void gic_bmp_clear_bit(int nr, uint32_t *addr) 9007e2034dSPavel Fedin { 9107e2034dSPavel Fedin uint32_t mask = GIC_BIT_MASK(nr); 9207e2034dSPavel Fedin uint32_t *p = addr + GIC_BIT_WORD(nr); 9307e2034dSPavel Fedin 9407e2034dSPavel Fedin *p &= ~mask; 9507e2034dSPavel Fedin } 9607e2034dSPavel Fedin 9707e2034dSPavel Fedin static inline int gic_bmp_test_bit(int nr, const uint32_t *addr) 9807e2034dSPavel Fedin { 9907e2034dSPavel Fedin return 1U & (addr[GIC_BIT_WORD(nr)] >> (nr & 31)); 10007e2034dSPavel Fedin } 10107e2034dSPavel Fedin 10207e2034dSPavel Fedin static inline void gic_bmp_replace_bit(int nr, uint32_t *addr, int val) 10307e2034dSPavel Fedin { 10407e2034dSPavel Fedin uint32_t mask = GIC_BIT_MASK(nr); 10507e2034dSPavel Fedin uint32_t *p = addr + GIC_BIT_WORD(nr); 10607e2034dSPavel Fedin 10707e2034dSPavel Fedin *p &= ~mask; 10807e2034dSPavel Fedin *p |= (val & 1U) << (nr % 32); 10907e2034dSPavel Fedin } 11007e2034dSPavel Fedin 11107e2034dSPavel Fedin /* Return a pointer to the 32-bit word containing the specified bit. */ 11207e2034dSPavel Fedin static inline uint32_t *gic_bmp_ptr32(uint32_t *addr, int nr) 11307e2034dSPavel Fedin { 11407e2034dSPavel Fedin return addr + GIC_BIT_WORD(nr); 11507e2034dSPavel Fedin } 11607e2034dSPavel Fedin 11707e2034dSPavel Fedin typedef struct GICv3State GICv3State; 11807e2034dSPavel Fedin typedef struct GICv3CPUState GICv3CPUState; 11907e2034dSPavel Fedin 12007e2034dSPavel Fedin /* Some CPU interface registers come in three flavours: 12107e2034dSPavel Fedin * Group0, Group1 (Secure) and Group1 (NonSecure) 12207e2034dSPavel Fedin * (where the latter two are exposed as a single banked system register). 12307e2034dSPavel Fedin * In the state struct they are implemented as a 3-element array which 12407e2034dSPavel Fedin * can be indexed into by the GICV3_G0, GICV3_G1 and GICV3_G1NS constants. 12507e2034dSPavel Fedin * If the CPU doesn't support EL3 then the G1 element is unused. 12607e2034dSPavel Fedin * 12707e2034dSPavel Fedin * These constants are also used to communicate the group to use for 12807e2034dSPavel Fedin * an interrupt or SGI when it is passed between the cpu interface and 12907e2034dSPavel Fedin * the redistributor or distributor. For those purposes the receiving end 13007e2034dSPavel Fedin * must be prepared to cope with a Group 1 Secure interrupt even if it does 13107e2034dSPavel Fedin * not have security support enabled, because security can be disabled 13207e2034dSPavel Fedin * independently in the CPU and in the GIC. In that case the receiver should 13307e2034dSPavel Fedin * treat an incoming Group 1 Secure interrupt as if it were Group 0. 13407e2034dSPavel Fedin * (This architectural requirement is why the _G1 element is the unused one 13507e2034dSPavel Fedin * in a no-EL3 CPU: we would otherwise have to translate back and forth 13607e2034dSPavel Fedin * between (G0, G1NS) from the distributor and (G0, G1) in the CPU i/f.) 13707e2034dSPavel Fedin */ 13807e2034dSPavel Fedin #define GICV3_G0 0 13907e2034dSPavel Fedin #define GICV3_G1 1 14007e2034dSPavel Fedin #define GICV3_G1NS 2 14107e2034dSPavel Fedin 14207e2034dSPavel Fedin /* ICC_CTLR_EL1, GICD_STATUSR and GICR_STATUSR are banked but not 14307e2034dSPavel Fedin * group-related, so those indices are just 0 for S and 1 for NS. 14407e2034dSPavel Fedin * (If the CPU or the GIC, respectively, don't support the Security 14507e2034dSPavel Fedin * extensions then the S element is unused.) 14607e2034dSPavel Fedin */ 14707e2034dSPavel Fedin #define GICV3_S 0 14807e2034dSPavel Fedin #define GICV3_NS 1 14907e2034dSPavel Fedin 150ce187c3cSPeter Maydell typedef struct { 151ce187c3cSPeter Maydell int irq; 152ce187c3cSPeter Maydell uint8_t prio; 153ce187c3cSPeter Maydell int grp; 154ce187c3cSPeter Maydell } PendingIrq; 155ce187c3cSPeter Maydell 15607e2034dSPavel Fedin struct GICv3CPUState { 15707e2034dSPavel Fedin GICv3State *gic; 15807e2034dSPavel Fedin CPUState *cpu; 1593faf2b0cSPeter Maydell qemu_irq parent_irq; 1603faf2b0cSPeter Maydell qemu_irq parent_fiq; 161b53db42bSPeter Maydell qemu_irq parent_virq; 162b53db42bSPeter Maydell qemu_irq parent_vfiq; 16307e2034dSPavel Fedin 16407e2034dSPavel Fedin /* Redistributor */ 16507e2034dSPavel Fedin uint32_t level; /* Current IRQ level */ 16607e2034dSPavel Fedin /* RD_base page registers */ 16707e2034dSPavel Fedin uint32_t gicr_ctlr; 16807e2034dSPavel Fedin uint64_t gicr_typer; 16907e2034dSPavel Fedin uint32_t gicr_statusr[2]; 17007e2034dSPavel Fedin uint32_t gicr_waker; 17107e2034dSPavel Fedin uint64_t gicr_propbaser; 17207e2034dSPavel Fedin uint64_t gicr_pendbaser; 17307e2034dSPavel Fedin /* SGI_base page registers */ 17407e2034dSPavel Fedin uint32_t gicr_igroupr0; 17507e2034dSPavel Fedin uint32_t gicr_ienabler0; 17607e2034dSPavel Fedin uint32_t gicr_ipendr0; 17707e2034dSPavel Fedin uint32_t gicr_iactiver0; 17807e2034dSPavel Fedin uint32_t edge_trigger; /* ICFGR0 and ICFGR1 even bits */ 17907e2034dSPavel Fedin uint32_t gicr_igrpmodr0; 18007e2034dSPavel Fedin uint32_t gicr_nsacr; 18107e2034dSPavel Fedin uint8_t gicr_ipriorityr[GIC_INTERNAL]; 18207e2034dSPavel Fedin 18307e2034dSPavel Fedin /* CPU interface */ 1846692aac4SVijaya Kumar K uint64_t icc_sre_el1; 18507e2034dSPavel Fedin uint64_t icc_ctlr_el1[2]; 18607e2034dSPavel Fedin uint64_t icc_pmr_el1; 18707e2034dSPavel Fedin uint64_t icc_bpr[3]; 18807e2034dSPavel Fedin uint64_t icc_apr[3][4]; 18907e2034dSPavel Fedin uint64_t icc_igrpen[3]; 19007e2034dSPavel Fedin uint64_t icc_ctlr_el3; 191ce187c3cSPeter Maydell 1924eb833b5SPeter Maydell /* Virtualization control interface */ 1934eb833b5SPeter Maydell uint64_t ich_apr[3][4]; /* ich_apr[GICV3_G1][x] never used */ 1944eb833b5SPeter Maydell uint64_t ich_hcr_el2; 1954eb833b5SPeter Maydell uint64_t ich_lr_el2[GICV3_LR_MAX]; 1964eb833b5SPeter Maydell uint64_t ich_vmcr_el2; 1974eb833b5SPeter Maydell 1984eb833b5SPeter Maydell /* Properties of the CPU interface. These are initialized from 1994eb833b5SPeter Maydell * the settings in the CPU proper. 2004eb833b5SPeter Maydell * If the number of implemented list registers is 0 then the 2014eb833b5SPeter Maydell * virtualization support is not implemented. 2024eb833b5SPeter Maydell */ 2034eb833b5SPeter Maydell int num_list_regs; 2044eb833b5SPeter Maydell int vpribits; /* number of virtual priority bits */ 2054eb833b5SPeter Maydell int vprebits; /* number of virtual preemption bits */ 2064eb833b5SPeter Maydell 207ce187c3cSPeter Maydell /* Current highest priority pending interrupt for this CPU. 208ce187c3cSPeter Maydell * This is cached information that can be recalculated from the 209ce187c3cSPeter Maydell * real state above; it doesn't need to be migrated. 210ce187c3cSPeter Maydell */ 211ce187c3cSPeter Maydell PendingIrq hppi; 21217fb5e36SShashi Mallela 21317fb5e36SShashi Mallela /* 21417fb5e36SShashi Mallela * Cached information recalculated from LPI tables 21517fb5e36SShashi Mallela * in guest memory 21617fb5e36SShashi Mallela */ 21717fb5e36SShashi Mallela PendingIrq hpplpi; 21817fb5e36SShashi Mallela 219ce187c3cSPeter Maydell /* This is temporary working state, to avoid a malloc in gicv3_update() */ 220ce187c3cSPeter Maydell bool seenbetter; 22107e2034dSPavel Fedin }; 22207e2034dSPavel Fedin 223e5cba10eSPeter Maydell /* 224e5cba10eSPeter Maydell * The redistributor pages might be split into more than one region 225e5cba10eSPeter Maydell * on some machine types if there are many CPUs. 226e5cba10eSPeter Maydell */ 227e5cba10eSPeter Maydell typedef struct GICv3RedistRegion { 228e5cba10eSPeter Maydell GICv3State *gic; 229e5cba10eSPeter Maydell MemoryRegion iomem; 230e5cba10eSPeter Maydell uint32_t cpuidx; /* index of first CPU this region covers */ 231e5cba10eSPeter Maydell } GICv3RedistRegion; 232e5cba10eSPeter Maydell 23307e2034dSPavel Fedin struct GICv3State { 234ff8f06eeSShlomo Pongratz /*< private >*/ 235ff8f06eeSShlomo Pongratz SysBusDevice parent_obj; 236ff8f06eeSShlomo Pongratz /*< public >*/ 237ff8f06eeSShlomo Pongratz 238ff8f06eeSShlomo Pongratz MemoryRegion iomem_dist; /* Distributor */ 239e5cba10eSPeter Maydell GICv3RedistRegion *redist_regions; /* Redistributor Regions */ 2401e575b66SEric Auger uint32_t *redist_region_count; /* redistributor count within each region */ 2411e575b66SEric Auger uint32_t nb_redist_regions; /* number of redist regions */ 242ff8f06eeSShlomo Pongratz 243ff8f06eeSShlomo Pongratz uint32_t num_cpu; 244ff8f06eeSShlomo Pongratz uint32_t num_irq; 245ff8f06eeSShlomo Pongratz uint32_t revision; 246ac30dec3SShashi Mallela bool lpi_enable; 247ff8f06eeSShlomo Pongratz bool security_extn; 24807e2034dSPavel Fedin bool irq_reset_nonsecure; 249910e2048SShannon Zhao bool gicd_no_migration_shift_bug; 250ff8f06eeSShlomo Pongratz 251ff8f06eeSShlomo Pongratz int dev_fd; /* kvm device fd if backed by kvm vgic support */ 25207e2034dSPavel Fedin Error *migration_blocker; 25307e2034dSPavel Fedin 2541b08e436SShashi Mallela MemoryRegion *dma; 2551b08e436SShashi Mallela AddressSpace dma_as; 2561b08e436SShashi Mallela 25707e2034dSPavel Fedin /* Distributor */ 25807e2034dSPavel Fedin 25907e2034dSPavel Fedin /* for a GIC with the security extensions the NS banked version of this 26007e2034dSPavel Fedin * register is just an alias of bit 1 of the S banked version. 26107e2034dSPavel Fedin */ 26207e2034dSPavel Fedin uint32_t gicd_ctlr; 26307e2034dSPavel Fedin uint32_t gicd_statusr[2]; 26407e2034dSPavel Fedin GIC_DECLARE_BITMAP(group); /* GICD_IGROUPR */ 26507e2034dSPavel Fedin GIC_DECLARE_BITMAP(grpmod); /* GICD_IGRPMODR */ 26607e2034dSPavel Fedin GIC_DECLARE_BITMAP(enabled); /* GICD_ISENABLER */ 26707e2034dSPavel Fedin GIC_DECLARE_BITMAP(pending); /* GICD_ISPENDR */ 26807e2034dSPavel Fedin GIC_DECLARE_BITMAP(active); /* GICD_ISACTIVER */ 26907e2034dSPavel Fedin GIC_DECLARE_BITMAP(level); /* Current level */ 27007e2034dSPavel Fedin GIC_DECLARE_BITMAP(edge_trigger); /* GICD_ICFGR even bits */ 27107e2034dSPavel Fedin uint8_t gicd_ipriority[GICV3_MAXIRQ]; 27207e2034dSPavel Fedin uint64_t gicd_irouter[GICV3_MAXIRQ]; 273ce187c3cSPeter Maydell /* Cached information: pointer to the cpu i/f for the CPUs specified 274ce187c3cSPeter Maydell * in the IROUTER registers 275ce187c3cSPeter Maydell */ 276ce187c3cSPeter Maydell GICv3CPUState *gicd_irouter_target[GICV3_MAXIRQ]; 27707e2034dSPavel Fedin uint32_t gicd_nsacr[DIV_ROUND_UP(GICV3_MAXIRQ, 16)]; 27807e2034dSPavel Fedin 27907e2034dSPavel Fedin GICv3CPUState *cpu; 2807c087bd3SPeter Maydell /* List of all ITSes connected to this GIC */ 2817c087bd3SPeter Maydell GPtrArray *itslist; 28207e2034dSPavel Fedin }; 28307e2034dSPavel Fedin 28407e2034dSPavel Fedin #define GICV3_BITMAP_ACCESSORS(BMP) \ 28507e2034dSPavel Fedin static inline void gicv3_gicd_##BMP##_set(GICv3State *s, int irq) \ 28607e2034dSPavel Fedin { \ 28707e2034dSPavel Fedin gic_bmp_set_bit(irq, s->BMP); \ 28807e2034dSPavel Fedin } \ 28907e2034dSPavel Fedin static inline int gicv3_gicd_##BMP##_test(GICv3State *s, int irq) \ 29007e2034dSPavel Fedin { \ 29107e2034dSPavel Fedin return gic_bmp_test_bit(irq, s->BMP); \ 29207e2034dSPavel Fedin } \ 29307e2034dSPavel Fedin static inline void gicv3_gicd_##BMP##_clear(GICv3State *s, int irq) \ 29407e2034dSPavel Fedin { \ 29507e2034dSPavel Fedin gic_bmp_clear_bit(irq, s->BMP); \ 29607e2034dSPavel Fedin } \ 29707e2034dSPavel Fedin static inline void gicv3_gicd_##BMP##_replace(GICv3State *s, \ 29807e2034dSPavel Fedin int irq, int value) \ 29907e2034dSPavel Fedin { \ 30007e2034dSPavel Fedin gic_bmp_replace_bit(irq, s->BMP, value); \ 30107e2034dSPavel Fedin } 30207e2034dSPavel Fedin 30307e2034dSPavel Fedin GICV3_BITMAP_ACCESSORS(group) 30407e2034dSPavel Fedin GICV3_BITMAP_ACCESSORS(grpmod) 30507e2034dSPavel Fedin GICV3_BITMAP_ACCESSORS(enabled) 30607e2034dSPavel Fedin GICV3_BITMAP_ACCESSORS(pending) 30707e2034dSPavel Fedin GICV3_BITMAP_ACCESSORS(active) 30807e2034dSPavel Fedin GICV3_BITMAP_ACCESSORS(level) 30907e2034dSPavel Fedin GICV3_BITMAP_ACCESSORS(edge_trigger) 310ff8f06eeSShlomo Pongratz 311ff8f06eeSShlomo Pongratz #define TYPE_ARM_GICV3_COMMON "arm-gicv3-common" 312db1015e9SEduardo Habkost typedef struct ARMGICv3CommonClass ARMGICv3CommonClass; 3138110fa1dSEduardo Habkost DECLARE_OBJ_CHECKERS(GICv3State, ARMGICv3CommonClass, 3148110fa1dSEduardo Habkost ARM_GICV3_COMMON, TYPE_ARM_GICV3_COMMON) 315ff8f06eeSShlomo Pongratz 316db1015e9SEduardo Habkost struct ARMGICv3CommonClass { 317ff8f06eeSShlomo Pongratz /*< private >*/ 318ff8f06eeSShlomo Pongratz SysBusDeviceClass parent_class; 319ff8f06eeSShlomo Pongratz /*< public >*/ 320ff8f06eeSShlomo Pongratz 321ff8f06eeSShlomo Pongratz void (*pre_save)(GICv3State *s); 322ff8f06eeSShlomo Pongratz void (*post_load)(GICv3State *s); 323db1015e9SEduardo Habkost }; 324ff8f06eeSShlomo Pongratz 325ff8f06eeSShlomo Pongratz void gicv3_init_irqs_and_mmio(GICv3State *s, qemu_irq_handler handler, 32601b5ab8cSPeter Maydell const MemoryRegionOps *ops); 327ff8f06eeSShlomo Pongratz 328ff8f06eeSShlomo Pongratz #endif 329