xref: /qemu/include/hw/intc/arm_gic_common.h (revision 24182fbc19cbc7c387bb350a72e6b55f63ea1747)
183728796SAndreas Färber /*
283728796SAndreas Färber  * ARM GIC support
383728796SAndreas Färber  *
483728796SAndreas Färber  * Copyright (c) 2012 Linaro Limited
583728796SAndreas Färber  * Written by Peter Maydell
683728796SAndreas Färber  *
783728796SAndreas Färber  * This program is free software; you can redistribute it and/or modify
883728796SAndreas Färber  * it under the terms of the GNU General Public License as published by
983728796SAndreas Färber  * the Free Software Foundation, either version 2 of the License, or
1083728796SAndreas Färber  * (at your option) any later version.
1183728796SAndreas Färber  *
1283728796SAndreas Färber  * This program is distributed in the hope that it will be useful,
1383728796SAndreas Färber  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1483728796SAndreas Färber  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1583728796SAndreas Färber  * GNU General Public License for more details.
1683728796SAndreas Färber  *
1783728796SAndreas Färber  * You should have received a copy of the GNU General Public License along
1883728796SAndreas Färber  * with this program; if not, see <http://www.gnu.org/licenses/>.
1983728796SAndreas Färber  */
2083728796SAndreas Färber 
2183728796SAndreas Färber #ifndef HW_ARM_GIC_COMMON_H
2283728796SAndreas Färber #define HW_ARM_GIC_COMMON_H
2383728796SAndreas Färber 
2483728796SAndreas Färber #include "hw/sysbus.h"
2583728796SAndreas Färber 
2683728796SAndreas Färber /* Maximum number of possible interrupts, determined by the GIC architecture */
2783728796SAndreas Färber #define GIC_MAXIRQ 1020
2883728796SAndreas Färber /* First 32 are private to each CPU (SGIs and PPIs). */
2983728796SAndreas Färber #define GIC_INTERNAL 32
3041ab7b55SChristoffer Dall #define GIC_NR_SGIS 16
3183728796SAndreas Färber /* Maximum number of possible CPU interfaces, determined by GIC architecture */
3283728796SAndreas Färber #define GIC_NCPU 8
3383728796SAndreas Färber 
34a9d477c4SChristoffer Dall #define MAX_NR_GROUP_PRIO 128
35a9d477c4SChristoffer Dall #define GIC_NR_APRS (MAX_NR_GROUP_PRIO / 32)
36a9d477c4SChristoffer Dall 
37822e9cc3SFabian Aggeler #define GIC_MIN_BPR 0
38822e9cc3SFabian Aggeler #define GIC_MIN_ABPR (GIC_MIN_BPR + 1)
39822e9cc3SFabian Aggeler 
4083728796SAndreas Färber typedef struct gic_irq_state {
4183728796SAndreas Färber     /* The enable bits are only banked for per-cpu interrupts.  */
4283728796SAndreas Färber     uint8_t enabled;
4383728796SAndreas Färber     uint8_t pending;
4483728796SAndreas Färber     uint8_t active;
4583728796SAndreas Färber     uint8_t level;
4683728796SAndreas Färber     bool model; /* 0 = N:N, 1 = 1:N */
4704050c5cSChristoffer Dall     bool edge_trigger; /* true: edge-triggered, false: level-triggered  */
48c27a5ba9SFabian Aggeler     uint8_t group;
4983728796SAndreas Färber } gic_irq_state;
5083728796SAndreas Färber 
5183728796SAndreas Färber typedef struct GICState {
5283728796SAndreas Färber     /*< private >*/
5383728796SAndreas Färber     SysBusDevice parent_obj;
5483728796SAndreas Färber     /*< public >*/
5583728796SAndreas Färber 
5683728796SAndreas Färber     qemu_irq parent_irq[GIC_NCPU];
5744f55296SFabian Aggeler     qemu_irq parent_fiq[GIC_NCPU];
58679aa175SFabian Aggeler     /* GICD_CTLR; for a GIC with the security extensions the NS banked version
59679aa175SFabian Aggeler      * of this register is just an alias of bit 1 of the S banked version.
60679aa175SFabian Aggeler      */
61679aa175SFabian Aggeler     uint32_t ctlr;
6232951860SFabian Aggeler     /* GICC_CTLR; again, the NS banked version is just aliases of bits of
6332951860SFabian Aggeler      * the S banked register, so our state only needs to store the S version.
6432951860SFabian Aggeler      */
6532951860SFabian Aggeler     uint32_t cpu_ctlr[GIC_NCPU];
6683728796SAndreas Färber 
6783728796SAndreas Färber     gic_irq_state irq_state[GIC_MAXIRQ];
6883728796SAndreas Färber     uint8_t irq_target[GIC_MAXIRQ];
6983728796SAndreas Färber     uint8_t priority1[GIC_INTERNAL][GIC_NCPU];
7083728796SAndreas Färber     uint8_t priority2[GIC_MAXIRQ - GIC_INTERNAL];
7140d22500SChristoffer Dall     /* For each SGI on the target CPU, we store 8 bits
7240d22500SChristoffer Dall      * indicating which source CPUs have made this SGI
7340d22500SChristoffer Dall      * pending on the target CPU. These correspond to
7440d22500SChristoffer Dall      * the bytes in the GIC_SPENDSGIR* registers as
7540d22500SChristoffer Dall      * read by the target CPU.
7640d22500SChristoffer Dall      */
7740d22500SChristoffer Dall     uint8_t sgi_pending[GIC_NR_SGIS][GIC_NCPU];
7883728796SAndreas Färber 
7983728796SAndreas Färber     uint16_t priority_mask[GIC_NCPU];
8083728796SAndreas Färber     uint16_t running_priority[GIC_NCPU];
8183728796SAndreas Färber     uint16_t current_pending[GIC_NCPU];
8283728796SAndreas Färber 
83822e9cc3SFabian Aggeler     /* If we present the GICv2 without security extensions to a guest,
84822e9cc3SFabian Aggeler      * the guest can configure the GICC_CTLR to configure group 1 binary point
85822e9cc3SFabian Aggeler      * in the abpr.
86822e9cc3SFabian Aggeler      * For a GIC with Security Extensions we use use bpr for the
87822e9cc3SFabian Aggeler      * secure copy and abpr as storage for the non-secure copy of the register.
88aa7d461aSChristoffer Dall      */
89aa7d461aSChristoffer Dall     uint8_t  bpr[GIC_NCPU];
90aa7d461aSChristoffer Dall     uint8_t  abpr[GIC_NCPU];
91aa7d461aSChristoffer Dall 
92a9d477c4SChristoffer Dall     /* The APR is implementation defined, so we choose a layout identical to
93a9d477c4SChristoffer Dall      * the KVM ABI layout for QEMU's implementation of the gic:
94a9d477c4SChristoffer Dall      * If an interrupt for preemption level X is active, then
95a9d477c4SChristoffer Dall      *   APRn[X mod 32] == 0b1,  where n = X / 32
96a9d477c4SChristoffer Dall      * otherwise the bit is clear.
97a9d477c4SChristoffer Dall      */
98a9d477c4SChristoffer Dall     uint32_t apr[GIC_NR_APRS][GIC_NCPU];
9951fd06e0SPeter Maydell     uint32_t nsapr[GIC_NR_APRS][GIC_NCPU];
100a9d477c4SChristoffer Dall 
10183728796SAndreas Färber     uint32_t num_cpu;
10283728796SAndreas Färber 
10383728796SAndreas Färber     MemoryRegion iomem; /* Distributor */
10483728796SAndreas Färber     /* This is just so we can have an opaque pointer which identifies
10583728796SAndreas Färber      * both this GIC and which CPU interface we should be accessing.
10683728796SAndreas Färber      */
10783728796SAndreas Färber     struct GICState *backref[GIC_NCPU];
10883728796SAndreas Färber     MemoryRegion cpuiomem[GIC_NCPU + 1]; /* CPU interfaces */
10983728796SAndreas Färber     uint32_t num_irq;
11083728796SAndreas Färber     uint32_t revision;
1115543d1abSFabian Aggeler     bool security_extn;
1128ff41f39SPeter Maydell     bool irq_reset_nonsecure; /* configure IRQs as group 1 (NS) on reset? */
1131da41cc1SChristoffer Dall     int dev_fd; /* kvm device fd if backed by kvm vgic support */
114*24182fbcSPavel Fedin     Error *migration_blocker;
11583728796SAndreas Färber } GICState;
11683728796SAndreas Färber 
11783728796SAndreas Färber #define TYPE_ARM_GIC_COMMON "arm_gic_common"
11883728796SAndreas Färber #define ARM_GIC_COMMON(obj) \
11983728796SAndreas Färber      OBJECT_CHECK(GICState, (obj), TYPE_ARM_GIC_COMMON)
12083728796SAndreas Färber #define ARM_GIC_COMMON_CLASS(klass) \
12183728796SAndreas Färber      OBJECT_CLASS_CHECK(ARMGICCommonClass, (klass), TYPE_ARM_GIC_COMMON)
12283728796SAndreas Färber #define ARM_GIC_COMMON_GET_CLASS(obj) \
12383728796SAndreas Färber      OBJECT_GET_CLASS(ARMGICCommonClass, (obj), TYPE_ARM_GIC_COMMON)
12483728796SAndreas Färber 
12583728796SAndreas Färber typedef struct ARMGICCommonClass {
12683728796SAndreas Färber     /*< private >*/
12783728796SAndreas Färber     SysBusDeviceClass parent_class;
12883728796SAndreas Färber     /*< public >*/
12983728796SAndreas Färber 
13083728796SAndreas Färber     void (*pre_save)(GICState *s);
13183728796SAndreas Färber     void (*post_load)(GICState *s);
13283728796SAndreas Färber } ARMGICCommonClass;
13383728796SAndreas Färber 
1347926c210SPavel Fedin void gic_init_irqs_and_mmio(GICState *s, qemu_irq_handler handler,
1357926c210SPavel Fedin                             const MemoryRegionOps *ops);
1367926c210SPavel Fedin 
13783728796SAndreas Färber #endif
138