183728796SAndreas Färber /* 283728796SAndreas Färber * ARM GIC support 383728796SAndreas Färber * 483728796SAndreas Färber * Copyright (c) 2012 Linaro Limited 583728796SAndreas Färber * Written by Peter Maydell 683728796SAndreas Färber * 783728796SAndreas Färber * This program is free software; you can redistribute it and/or modify 883728796SAndreas Färber * it under the terms of the GNU General Public License as published by 983728796SAndreas Färber * the Free Software Foundation, either version 2 of the License, or 1083728796SAndreas Färber * (at your option) any later version. 1183728796SAndreas Färber * 1283728796SAndreas Färber * This program is distributed in the hope that it will be useful, 1383728796SAndreas Färber * but WITHOUT ANY WARRANTY; without even the implied warranty of 1483728796SAndreas Färber * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1583728796SAndreas Färber * GNU General Public License for more details. 1683728796SAndreas Färber * 1783728796SAndreas Färber * You should have received a copy of the GNU General Public License along 1883728796SAndreas Färber * with this program; if not, see <http://www.gnu.org/licenses/>. 1983728796SAndreas Färber */ 2083728796SAndreas Färber 2183728796SAndreas Färber #ifndef HW_ARM_GIC_COMMON_H 2283728796SAndreas Färber #define HW_ARM_GIC_COMMON_H 2383728796SAndreas Färber 2483728796SAndreas Färber #include "hw/sysbus.h" 2583728796SAndreas Färber 2683728796SAndreas Färber /* Maximum number of possible interrupts, determined by the GIC architecture */ 2783728796SAndreas Färber #define GIC_MAXIRQ 1020 2883728796SAndreas Färber /* First 32 are private to each CPU (SGIs and PPIs). */ 2983728796SAndreas Färber #define GIC_INTERNAL 32 3083728796SAndreas Färber /* Maximum number of possible CPU interfaces, determined by GIC architecture */ 3183728796SAndreas Färber #define GIC_NCPU 8 3283728796SAndreas Färber 3383728796SAndreas Färber typedef struct gic_irq_state { 3483728796SAndreas Färber /* The enable bits are only banked for per-cpu interrupts. */ 3583728796SAndreas Färber uint8_t enabled; 3683728796SAndreas Färber uint8_t pending; 3783728796SAndreas Färber uint8_t active; 3883728796SAndreas Färber uint8_t level; 3983728796SAndreas Färber bool model; /* 0 = N:N, 1 = 1:N */ 40*04050c5cSChristoffer Dall bool edge_trigger; /* true: edge-triggered, false: level-triggered */ 4183728796SAndreas Färber } gic_irq_state; 4283728796SAndreas Färber 4383728796SAndreas Färber typedef struct GICState { 4483728796SAndreas Färber /*< private >*/ 4583728796SAndreas Färber SysBusDevice parent_obj; 4683728796SAndreas Färber /*< public >*/ 4783728796SAndreas Färber 4883728796SAndreas Färber qemu_irq parent_irq[GIC_NCPU]; 4983728796SAndreas Färber bool enabled; 5083728796SAndreas Färber bool cpu_enabled[GIC_NCPU]; 5183728796SAndreas Färber 5283728796SAndreas Färber gic_irq_state irq_state[GIC_MAXIRQ]; 5383728796SAndreas Färber uint8_t irq_target[GIC_MAXIRQ]; 5483728796SAndreas Färber uint8_t priority1[GIC_INTERNAL][GIC_NCPU]; 5583728796SAndreas Färber uint8_t priority2[GIC_MAXIRQ - GIC_INTERNAL]; 5683728796SAndreas Färber uint16_t last_active[GIC_MAXIRQ][GIC_NCPU]; 5783728796SAndreas Färber 5883728796SAndreas Färber uint16_t priority_mask[GIC_NCPU]; 5983728796SAndreas Färber uint16_t running_irq[GIC_NCPU]; 6083728796SAndreas Färber uint16_t running_priority[GIC_NCPU]; 6183728796SAndreas Färber uint16_t current_pending[GIC_NCPU]; 6283728796SAndreas Färber 6383728796SAndreas Färber uint32_t num_cpu; 6483728796SAndreas Färber 6583728796SAndreas Färber MemoryRegion iomem; /* Distributor */ 6683728796SAndreas Färber /* This is just so we can have an opaque pointer which identifies 6783728796SAndreas Färber * both this GIC and which CPU interface we should be accessing. 6883728796SAndreas Färber */ 6983728796SAndreas Färber struct GICState *backref[GIC_NCPU]; 7083728796SAndreas Färber MemoryRegion cpuiomem[GIC_NCPU + 1]; /* CPU interfaces */ 7183728796SAndreas Färber uint32_t num_irq; 7283728796SAndreas Färber uint32_t revision; 7383728796SAndreas Färber } GICState; 7483728796SAndreas Färber 7583728796SAndreas Färber #define TYPE_ARM_GIC_COMMON "arm_gic_common" 7683728796SAndreas Färber #define ARM_GIC_COMMON(obj) \ 7783728796SAndreas Färber OBJECT_CHECK(GICState, (obj), TYPE_ARM_GIC_COMMON) 7883728796SAndreas Färber #define ARM_GIC_COMMON_CLASS(klass) \ 7983728796SAndreas Färber OBJECT_CLASS_CHECK(ARMGICCommonClass, (klass), TYPE_ARM_GIC_COMMON) 8083728796SAndreas Färber #define ARM_GIC_COMMON_GET_CLASS(obj) \ 8183728796SAndreas Färber OBJECT_GET_CLASS(ARMGICCommonClass, (obj), TYPE_ARM_GIC_COMMON) 8283728796SAndreas Färber 8383728796SAndreas Färber typedef struct ARMGICCommonClass { 8483728796SAndreas Färber /*< private >*/ 8583728796SAndreas Färber SysBusDeviceClass parent_class; 8683728796SAndreas Färber /*< public >*/ 8783728796SAndreas Färber 8883728796SAndreas Färber void (*pre_save)(GICState *s); 8983728796SAndreas Färber void (*post_load)(GICState *s); 9083728796SAndreas Färber } ARMGICCommonClass; 9183728796SAndreas Färber 9283728796SAndreas Färber #endif 93