xref: /qemu/include/hw/i386/x86.h (revision 5c5ffec12c30d2017cbdee6798f54d8fad3f9656)
1549e984eSSergio Lopez /*
2549e984eSSergio Lopez  * Copyright (c) 2019 Red Hat, Inc.
3549e984eSSergio Lopez  *
4549e984eSSergio Lopez  * This program is free software; you can redistribute it and/or modify it
5549e984eSSergio Lopez  * under the terms and conditions of the GNU General Public License,
6549e984eSSergio Lopez  * version 2 or later, as published by the Free Software Foundation.
7549e984eSSergio Lopez  *
8549e984eSSergio Lopez  * This program is distributed in the hope it will be useful, but WITHOUT
9549e984eSSergio Lopez  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10549e984eSSergio Lopez  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11549e984eSSergio Lopez  * more details.
12549e984eSSergio Lopez  *
13549e984eSSergio Lopez  * You should have received a copy of the GNU General Public License along with
14549e984eSSergio Lopez  * this program.  If not, see <http://www.gnu.org/licenses/>.
15549e984eSSergio Lopez  */
16549e984eSSergio Lopez 
17549e984eSSergio Lopez #ifndef HW_I386_X86_H
18549e984eSSergio Lopez #define HW_I386_X86_H
19549e984eSSergio Lopez 
20f0bb276bSPaolo Bonzini #include "exec/hwaddr.h"
2132d3ee87SBernhard Beschow #include "exec/memory.h"
22f0bb276bSPaolo Bonzini 
23549e984eSSergio Lopez #include "hw/boards.h"
247f54640bSBernhard Beschow #include "hw/intc/ioapic.h"
2589a289c7SPaolo Bonzini #include "hw/isa/isa.h"
26db1015e9SEduardo Habkost #include "qom/object.h"
27f0bb276bSPaolo Bonzini 
28db1015e9SEduardo Habkost struct X86MachineClass {
29f0bb276bSPaolo Bonzini     /*< private >*/
30f0bb276bSPaolo Bonzini     MachineClass parent;
31f0bb276bSPaolo Bonzini 
32f0bb276bSPaolo Bonzini     /*< public >*/
33f0bb276bSPaolo Bonzini 
342f34ebf2SLiam Merwick     /* TSC rate migration: */
352f34ebf2SLiam Merwick     bool save_tsc_khz;
36f014c974SPaolo Bonzini     /* use DMA capable linuxboot option rom */
37f014c974SPaolo Bonzini     bool fwcfg_dma_enabled;
386e6d59a9SBernhard Beschow     /* CPU and apic information: */
396e6d59a9SBernhard Beschow     bool apic_xrupt_override;
40db1015e9SEduardo Habkost };
41f0bb276bSPaolo Bonzini 
42db1015e9SEduardo Habkost struct X86MachineState {
43f0bb276bSPaolo Bonzini     /*< private >*/
44f0bb276bSPaolo Bonzini     MachineState parent;
45f0bb276bSPaolo Bonzini 
46f0bb276bSPaolo Bonzini     /*< public >*/
47f0bb276bSPaolo Bonzini 
48f0bb276bSPaolo Bonzini     /* Pointers to devices and objects: */
49f0bb276bSPaolo Bonzini     ISADevice *rtc;
50f0bb276bSPaolo Bonzini     FWCfgState *fw_cfg;
51f0bb276bSPaolo Bonzini     qemu_irq *gsi;
5294c5a606SGerd Hoffmann     DeviceState *ioapic2;
53f0bb276bSPaolo Bonzini     GMappedFile *initrd_mapped_file;
5450aef131SGerd Hoffmann     HotplugHandler *acpi_dev;
55f0bb276bSPaolo Bonzini 
5632d3ee87SBernhard Beschow     /*
57865d9532SBernhard Beschow      * Map the whole BIOS just underneath the 4 GiB address boundary. Only used
58865d9532SBernhard Beschow      * in the ROM (-bios) case.
59865d9532SBernhard Beschow      */
60865d9532SBernhard Beschow     MemoryRegion bios;
61865d9532SBernhard Beschow 
62865d9532SBernhard Beschow     /*
6332d3ee87SBernhard Beschow      * Map the upper 128 KiB of the BIOS just underneath the 1 MiB address
6432d3ee87SBernhard Beschow      * boundary.
6532d3ee87SBernhard Beschow      */
6632d3ee87SBernhard Beschow     MemoryRegion isa_bios;
6732d3ee87SBernhard Beschow 
68f0bb276bSPaolo Bonzini     /* RAM information (sizes, addresses, configuration): */
69f0bb276bSPaolo Bonzini     ram_addr_t below_4g_mem_size, above_4g_mem_size;
70f0bb276bSPaolo Bonzini 
714ab4c330SJoao Martins     /* Start address of the initial RAM above 4G */
724ab4c330SJoao Martins     uint64_t above_4g_mem_start;
734ab4c330SJoao Martins 
74f0bb276bSPaolo Bonzini     /* CPU and apic information: */
751b2802c4SGerd Hoffmann     unsigned pci_irq_mask;
76f0bb276bSPaolo Bonzini     unsigned apic_id_limit;
77f0bb276bSPaolo Bonzini     uint16_t boot_cpus;
78dfce81f1SSean Christopherson     SgxEPCList *sgx_epc_list;
79f0bb276bSPaolo Bonzini 
80ed9e923cSPaolo Bonzini     OnOffAuto smm;
8117e89077SGerd Hoffmann     OnOffAuto acpi;
829dee7e51SXiaoyao Li     OnOffAuto pit;
83c300bbe8SXiaoyao Li     OnOffAuto pic;
84ed9e923cSPaolo Bonzini 
85d07b2286SMarian Postevca     char *oem_id;
86d07b2286SMarian Postevca     char *oem_table_id;
87f0bb276bSPaolo Bonzini     /*
88f0bb276bSPaolo Bonzini      * Address space used by IOAPIC device. All IOAPIC interrupts
89f0bb276bSPaolo Bonzini      * will be translated to MSI messages in the address space.
90f0bb276bSPaolo Bonzini      */
91f0bb276bSPaolo Bonzini     AddressSpace *ioapic_as;
92035d1ef2SChenyi Qiang 
93035d1ef2SChenyi Qiang     /*
94035d1ef2SChenyi Qiang      * Ratelimit enforced on detected bus locks in guest.
95035d1ef2SChenyi Qiang      * The default value of the bus_lock_ratelimit is 0 per second,
96035d1ef2SChenyi Qiang      * which means no limitation on the guest's bus locks.
97035d1ef2SChenyi Qiang      */
98035d1ef2SChenyi Qiang     uint64_t bus_lock_ratelimit;
99db1015e9SEduardo Habkost };
100f0bb276bSPaolo Bonzini 
101ed9e923cSPaolo Bonzini #define X86_MACHINE_SMM              "smm"
10217e89077SGerd Hoffmann #define X86_MACHINE_ACPI             "acpi"
1039dee7e51SXiaoyao Li #define X86_MACHINE_PIT              "pit"
104c300bbe8SXiaoyao Li #define X86_MACHINE_PIC              "pic"
10590a66f48SPaolo Bonzini #define X86_MACHINE_OEM_ID           "x-oem-id"
10690a66f48SPaolo Bonzini #define X86_MACHINE_OEM_TABLE_ID     "x-oem-table-id"
107035d1ef2SChenyi Qiang #define X86_MACHINE_BUS_LOCK_RATELIMIT  "bus-lock-ratelimit"
108f0bb276bSPaolo Bonzini 
109f0bb276bSPaolo Bonzini #define TYPE_X86_MACHINE   MACHINE_TYPE_NAME("x86")
110a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(X86MachineState, X86MachineClass, X86_MACHINE)
111549e984eSSergio Lopez 
112703a548aSSergio Lopez uint32_t x86_cpu_apic_id_from_index(X86MachineState *pcms,
113549e984eSSergio Lopez                                     unsigned int cpu_index);
114703a548aSSergio Lopez 
115703a548aSSergio Lopez void x86_cpu_new(X86MachineState *pcms, int64_t apic_id, Error **errp);
116703a548aSSergio Lopez void x86_cpus_init(X86MachineState *pcms, int default_cpu_version);
117549e984eSSergio Lopez CpuInstanceProperties x86_cpu_index_to_props(MachineState *ms,
118549e984eSSergio Lopez                                              unsigned cpu_index);
119549e984eSSergio Lopez int64_t x86_get_default_cpu_node_id(const MachineState *ms, int idx);
120549e984eSSergio Lopez const CPUArchIdList *x86_possible_cpu_arch_ids(MachineState *ms);
1210cca1a91SGerd Hoffmann CPUArchId *x86_find_cpu_slot(MachineState *ms, uint32_t id, int *idx);
1220cca1a91SGerd Hoffmann void x86_rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count);
1230cca1a91SGerd Hoffmann void x86_cpu_pre_plug(HotplugHandler *hotplug_dev,
1240cca1a91SGerd Hoffmann                       DeviceState *dev, Error **errp);
1250cca1a91SGerd Hoffmann void x86_cpu_plug(HotplugHandler *hotplug_dev,
1260cca1a91SGerd Hoffmann                   DeviceState *dev, Error **errp);
1270cca1a91SGerd Hoffmann void x86_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
1280cca1a91SGerd Hoffmann                                DeviceState *dev, Error **errp);
1290cca1a91SGerd Hoffmann void x86_cpu_unplug_cb(HotplugHandler *hotplug_dev,
1300cca1a91SGerd Hoffmann                        DeviceState *dev, Error **errp);
131549e984eSSergio Lopez 
132*5c5ffec1SBernhard Beschow void x86_isa_bios_init(MemoryRegion *isa_bios, MemoryRegion *isa_memory,
133*5c5ffec1SBernhard Beschow                        MemoryRegion *bios, bool read_only);
13484835184SBernhard Beschow void x86_bios_rom_init(X86MachineState *x86ms, const char *default_firmware,
1357d435078SPaolo Bonzini                        MemoryRegion *rom_memory, bool isapc_ram_fw);
136549e984eSSergio Lopez 
137703a548aSSergio Lopez void x86_load_linux(X86MachineState *x86ms,
138703a548aSSergio Lopez                     FWCfgState *fw_cfg,
139703a548aSSergio Lopez                     int acpi_data_size,
140167f4873SMichael S. Tsirkin                     bool pvh_enabled);
141549e984eSSergio Lopez 
1429927a632SGerd Hoffmann bool x86_machine_is_smm_enabled(const X86MachineState *x86ms);
1439927a632SGerd Hoffmann bool x86_machine_is_acpi_enabled(const X86MachineState *x86ms);
144ed9e923cSPaolo Bonzini 
14589a289c7SPaolo Bonzini /* Global System Interrupts */
14689a289c7SPaolo Bonzini 
1471b2802c4SGerd Hoffmann #define ACPI_BUILD_PCI_IRQS ((1<<5) | (1<<9) | (1<<10) | (1<<11))
14889a289c7SPaolo Bonzini 
14989a289c7SPaolo Bonzini typedef struct GSIState {
15089a289c7SPaolo Bonzini     qemu_irq i8259_irq[ISA_NUM_IRQS];
15189a289c7SPaolo Bonzini     qemu_irq ioapic_irq[IOAPIC_NUM_PINS];
15294c5a606SGerd Hoffmann     qemu_irq ioapic2_irq[IOAPIC_NUM_PINS];
15389a289c7SPaolo Bonzini } GSIState;
15489a289c7SPaolo Bonzini 
15589a289c7SPaolo Bonzini qemu_irq x86_allocate_cpu_irq(void);
15689a289c7SPaolo Bonzini void gsi_handler(void *opaque, int n, int level);
1579b0c4433SBernhard Beschow void ioapic_init_gsi(GSIState *gsi_state, Object *parent);
15894c5a606SGerd Hoffmann DeviceState *ioapic_init_secondary(GSIState *gsi_state);
15989a289c7SPaolo Bonzini 
160966f1ca5SGerd Hoffmann /* pc_sysfw.c */
161966f1ca5SGerd Hoffmann void x86_firmware_configure(void *ptr, int size);
162966f1ca5SGerd Hoffmann 
163549e984eSSergio Lopez #endif
164