xref: /qemu/include/hw/i386/x86.h (revision 107215089da92427c4c1644d84f5437b7b6e5e9c)
1549e984eSSergio Lopez /*
2549e984eSSergio Lopez  * Copyright (c) 2019 Red Hat, Inc.
3549e984eSSergio Lopez  *
4549e984eSSergio Lopez  * This program is free software; you can redistribute it and/or modify it
5549e984eSSergio Lopez  * under the terms and conditions of the GNU General Public License,
6549e984eSSergio Lopez  * version 2 or later, as published by the Free Software Foundation.
7549e984eSSergio Lopez  *
8549e984eSSergio Lopez  * This program is distributed in the hope it will be useful, but WITHOUT
9549e984eSSergio Lopez  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10549e984eSSergio Lopez  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11549e984eSSergio Lopez  * more details.
12549e984eSSergio Lopez  *
13549e984eSSergio Lopez  * You should have received a copy of the GNU General Public License along with
14549e984eSSergio Lopez  * this program.  If not, see <http://www.gnu.org/licenses/>.
15549e984eSSergio Lopez  */
16549e984eSSergio Lopez 
17549e984eSSergio Lopez #ifndef HW_I386_X86_H
18549e984eSSergio Lopez #define HW_I386_X86_H
19549e984eSSergio Lopez 
20f0bb276bSPaolo Bonzini #include "exec/hwaddr.h"
21*8be545baSRichard Henderson #include "system/memory.h"
22f0bb276bSPaolo Bonzini 
23549e984eSSergio Lopez #include "hw/boards.h"
24b061f059SPaolo Bonzini #include "hw/i386/topology.h"
257f54640bSBernhard Beschow #include "hw/intc/ioapic.h"
2689a289c7SPaolo Bonzini #include "hw/isa/isa.h"
27db1015e9SEduardo Habkost #include "qom/object.h"
28f0bb276bSPaolo Bonzini 
29db1015e9SEduardo Habkost struct X86MachineClass {
30f0bb276bSPaolo Bonzini     MachineClass parent;
31f0bb276bSPaolo Bonzini 
32f014c974SPaolo Bonzini     /* use DMA capable linuxboot option rom */
33f014c974SPaolo Bonzini     bool fwcfg_dma_enabled;
346e6d59a9SBernhard Beschow     /* CPU and apic information: */
356e6d59a9SBernhard Beschow     bool apic_xrupt_override;
36db1015e9SEduardo Habkost };
37f0bb276bSPaolo Bonzini 
38db1015e9SEduardo Habkost struct X86MachineState {
39f0bb276bSPaolo Bonzini     /*< private >*/
40f0bb276bSPaolo Bonzini     MachineState parent;
41f0bb276bSPaolo Bonzini 
42f0bb276bSPaolo Bonzini     /*< public >*/
43f0bb276bSPaolo Bonzini 
44f0bb276bSPaolo Bonzini     /* Pointers to devices and objects: */
45f0bb276bSPaolo Bonzini     ISADevice *rtc;
46f0bb276bSPaolo Bonzini     FWCfgState *fw_cfg;
47f0bb276bSPaolo Bonzini     qemu_irq *gsi;
4894c5a606SGerd Hoffmann     DeviceState *ioapic2;
49f0bb276bSPaolo Bonzini     GMappedFile *initrd_mapped_file;
5050aef131SGerd Hoffmann     HotplugHandler *acpi_dev;
51f0bb276bSPaolo Bonzini 
5232d3ee87SBernhard Beschow     /*
53865d9532SBernhard Beschow      * Map the whole BIOS just underneath the 4 GiB address boundary. Only used
54865d9532SBernhard Beschow      * in the ROM (-bios) case.
55865d9532SBernhard Beschow      */
56865d9532SBernhard Beschow     MemoryRegion bios;
57865d9532SBernhard Beschow 
58865d9532SBernhard Beschow     /*
5932d3ee87SBernhard Beschow      * Map the upper 128 KiB of the BIOS just underneath the 1 MiB address
6032d3ee87SBernhard Beschow      * boundary.
6132d3ee87SBernhard Beschow      */
6232d3ee87SBernhard Beschow     MemoryRegion isa_bios;
6332d3ee87SBernhard Beschow 
64f0bb276bSPaolo Bonzini     /* RAM information (sizes, addresses, configuration): */
65f0bb276bSPaolo Bonzini     ram_addr_t below_4g_mem_size, above_4g_mem_size;
66f0bb276bSPaolo Bonzini 
674ab4c330SJoao Martins     /* Start address of the initial RAM above 4G */
684ab4c330SJoao Martins     uint64_t above_4g_mem_start;
694ab4c330SJoao Martins 
70f0bb276bSPaolo Bonzini     /* CPU and apic information: */
711b2802c4SGerd Hoffmann     unsigned pci_irq_mask;
72f0bb276bSPaolo Bonzini     unsigned apic_id_limit;
73f0bb276bSPaolo Bonzini     uint16_t boot_cpus;
74dfce81f1SSean Christopherson     SgxEPCList *sgx_epc_list;
75f0bb276bSPaolo Bonzini 
76ed9e923cSPaolo Bonzini     OnOffAuto smm;
7717e89077SGerd Hoffmann     OnOffAuto acpi;
789dee7e51SXiaoyao Li     OnOffAuto pit;
79c300bbe8SXiaoyao Li     OnOffAuto pic;
80ed9e923cSPaolo Bonzini 
81d07b2286SMarian Postevca     char *oem_id;
82d07b2286SMarian Postevca     char *oem_table_id;
83f0bb276bSPaolo Bonzini     /*
84f0bb276bSPaolo Bonzini      * Address space used by IOAPIC device. All IOAPIC interrupts
85f0bb276bSPaolo Bonzini      * will be translated to MSI messages in the address space.
86f0bb276bSPaolo Bonzini      */
87f0bb276bSPaolo Bonzini     AddressSpace *ioapic_as;
88035d1ef2SChenyi Qiang 
89035d1ef2SChenyi Qiang     /*
90035d1ef2SChenyi Qiang      * Ratelimit enforced on detected bus locks in guest.
91035d1ef2SChenyi Qiang      * The default value of the bus_lock_ratelimit is 0 per second,
92035d1ef2SChenyi Qiang      * which means no limitation on the guest's bus locks.
93035d1ef2SChenyi Qiang      */
94035d1ef2SChenyi Qiang     uint64_t bus_lock_ratelimit;
95db1015e9SEduardo Habkost };
96f0bb276bSPaolo Bonzini 
97ed9e923cSPaolo Bonzini #define X86_MACHINE_SMM              "smm"
9817e89077SGerd Hoffmann #define X86_MACHINE_ACPI             "acpi"
999dee7e51SXiaoyao Li #define X86_MACHINE_PIT              "pit"
100c300bbe8SXiaoyao Li #define X86_MACHINE_PIC              "pic"
10190a66f48SPaolo Bonzini #define X86_MACHINE_OEM_ID           "x-oem-id"
10290a66f48SPaolo Bonzini #define X86_MACHINE_OEM_TABLE_ID     "x-oem-table-id"
103035d1ef2SChenyi Qiang #define X86_MACHINE_BUS_LOCK_RATELIMIT  "bus-lock-ratelimit"
104f0bb276bSPaolo Bonzini 
105f0bb276bSPaolo Bonzini #define TYPE_X86_MACHINE   MACHINE_TYPE_NAME("x86")
106a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(X86MachineState, X86MachineClass, X86_MACHINE)
107549e984eSSergio Lopez 
108b061f059SPaolo Bonzini void init_topo_info(X86CPUTopoInfo *topo_info, const X86MachineState *x86ms);
109b061f059SPaolo Bonzini uint32_t x86_cpu_apic_id_from_index(X86MachineState *x86ms,
110549e984eSSergio Lopez                                     unsigned int cpu_index);
111703a548aSSergio Lopez 
112703a548aSSergio Lopez void x86_cpus_init(X86MachineState *pcms, int default_cpu_version);
1130cca1a91SGerd Hoffmann void x86_rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count);
1140cca1a91SGerd Hoffmann void x86_cpu_pre_plug(HotplugHandler *hotplug_dev,
1150cca1a91SGerd Hoffmann                       DeviceState *dev, Error **errp);
1160cca1a91SGerd Hoffmann void x86_cpu_plug(HotplugHandler *hotplug_dev,
1170cca1a91SGerd Hoffmann                   DeviceState *dev, Error **errp);
1180cca1a91SGerd Hoffmann void x86_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
1190cca1a91SGerd Hoffmann                                DeviceState *dev, Error **errp);
1200cca1a91SGerd Hoffmann void x86_cpu_unplug_cb(HotplugHandler *hotplug_dev,
1210cca1a91SGerd Hoffmann                        DeviceState *dev, Error **errp);
122549e984eSSergio Lopez 
1235c5ffec1SBernhard Beschow void x86_isa_bios_init(MemoryRegion *isa_bios, MemoryRegion *isa_memory,
1245c5ffec1SBernhard Beschow                        MemoryRegion *bios, bool read_only);
12584835184SBernhard Beschow void x86_bios_rom_init(X86MachineState *x86ms, const char *default_firmware,
1267d435078SPaolo Bonzini                        MemoryRegion *rom_memory, bool isapc_ram_fw);
127549e984eSSergio Lopez 
128703a548aSSergio Lopez void x86_load_linux(X86MachineState *x86ms,
129703a548aSSergio Lopez                     FWCfgState *fw_cfg,
130703a548aSSergio Lopez                     int acpi_data_size,
131167f4873SMichael S. Tsirkin                     bool pvh_enabled);
132549e984eSSergio Lopez 
1339927a632SGerd Hoffmann bool x86_machine_is_smm_enabled(const X86MachineState *x86ms);
1349927a632SGerd Hoffmann bool x86_machine_is_acpi_enabled(const X86MachineState *x86ms);
135ed9e923cSPaolo Bonzini 
13689a289c7SPaolo Bonzini /* Global System Interrupts */
13789a289c7SPaolo Bonzini 
1381b2802c4SGerd Hoffmann #define ACPI_BUILD_PCI_IRQS ((1<<5) | (1<<9) | (1<<10) | (1<<11))
13989a289c7SPaolo Bonzini 
14089a289c7SPaolo Bonzini typedef struct GSIState {
14189a289c7SPaolo Bonzini     qemu_irq i8259_irq[ISA_NUM_IRQS];
14289a289c7SPaolo Bonzini     qemu_irq ioapic_irq[IOAPIC_NUM_PINS];
14394c5a606SGerd Hoffmann     qemu_irq ioapic2_irq[IOAPIC_NUM_PINS];
14489a289c7SPaolo Bonzini } GSIState;
14589a289c7SPaolo Bonzini 
14689a289c7SPaolo Bonzini qemu_irq x86_allocate_cpu_irq(void);
14789a289c7SPaolo Bonzini void gsi_handler(void *opaque, int n, int level);
1489b0c4433SBernhard Beschow void ioapic_init_gsi(GSIState *gsi_state, Object *parent);
14994c5a606SGerd Hoffmann DeviceState *ioapic_init_secondary(GSIState *gsi_state);
15089a289c7SPaolo Bonzini 
151966f1ca5SGerd Hoffmann /* pc_sysfw.c */
15277d1abd9SBrijesh Singh void x86_firmware_configure(hwaddr gpa, void *ptr, int size);
153966f1ca5SGerd Hoffmann 
154549e984eSSergio Lopez #endif
155