1247c9de1SEduardo Habkost /* 2247c9de1SEduardo Habkost * x86 CPU topology data structures and functions 3247c9de1SEduardo Habkost * 4247c9de1SEduardo Habkost * Copyright (c) 2012 Red Hat Inc. 5247c9de1SEduardo Habkost * 6247c9de1SEduardo Habkost * Permission is hereby granted, free of charge, to any person obtaining a copy 7247c9de1SEduardo Habkost * of this software and associated documentation files (the "Software"), to deal 8247c9de1SEduardo Habkost * in the Software without restriction, including without limitation the rights 9247c9de1SEduardo Habkost * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10247c9de1SEduardo Habkost * copies of the Software, and to permit persons to whom the Software is 11247c9de1SEduardo Habkost * furnished to do so, subject to the following conditions: 12247c9de1SEduardo Habkost * 13247c9de1SEduardo Habkost * The above copyright notice and this permission notice shall be included in 14247c9de1SEduardo Habkost * all copies or substantial portions of the Software. 15247c9de1SEduardo Habkost * 16247c9de1SEduardo Habkost * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17247c9de1SEduardo Habkost * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18247c9de1SEduardo Habkost * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19247c9de1SEduardo Habkost * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20247c9de1SEduardo Habkost * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21247c9de1SEduardo Habkost * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22247c9de1SEduardo Habkost * THE SOFTWARE. 23247c9de1SEduardo Habkost */ 24869b7649SEduardo Habkost #ifndef HW_I386_TOPOLOGY_H 25869b7649SEduardo Habkost #define HW_I386_TOPOLOGY_H 26247c9de1SEduardo Habkost 27247c9de1SEduardo Habkost /* This file implements the APIC-ID-based CPU topology enumeration logic, 28247c9de1SEduardo Habkost * documented at the following document: 29247c9de1SEduardo Habkost * Intel® 64 Architecture Processor Topology Enumeration 30247c9de1SEduardo Habkost * http://software.intel.com/en-us/articles/intel-64-architecture-processor-topology-enumeration/ 31247c9de1SEduardo Habkost * 32247c9de1SEduardo Habkost * This code should be compatible with AMD's "Extended Method" described at: 33247c9de1SEduardo Habkost * AMD CPUID Specification (Publication #25481) 34247c9de1SEduardo Habkost * Section 3: Multiple Core Calcuation 35247c9de1SEduardo Habkost * as long as: 36247c9de1SEduardo Habkost * nr_threads is set to 1; 37247c9de1SEduardo Habkost * OFFSET_IDX is assumed to be 0; 38247c9de1SEduardo Habkost * CPUID Fn8000_0008_ECX[ApicIdCoreIdSize[3:0]] is set to apicid_core_width(). 39247c9de1SEduardo Habkost */ 40247c9de1SEduardo Habkost 41247c9de1SEduardo Habkost #include <stdint.h> 42247c9de1SEduardo Habkost #include <string.h> 43247c9de1SEduardo Habkost 44247c9de1SEduardo Habkost #include "qemu/bitops.h" 45247c9de1SEduardo Habkost 46247c9de1SEduardo Habkost /* APIC IDs can be 32-bit, but beware: APIC IDs > 255 require x2APIC support 47247c9de1SEduardo Habkost */ 48247c9de1SEduardo Habkost typedef uint32_t apic_id_t; 49247c9de1SEduardo Habkost 50*ed256144SChen Fan typedef struct X86CPUTopoInfo { 51*ed256144SChen Fan unsigned pkg_id; 52*ed256144SChen Fan unsigned core_id; 53*ed256144SChen Fan unsigned smt_id; 54*ed256144SChen Fan } X86CPUTopoInfo; 55*ed256144SChen Fan 56247c9de1SEduardo Habkost /* Return the bit width needed for 'count' IDs 57247c9de1SEduardo Habkost */ 58247c9de1SEduardo Habkost static unsigned apicid_bitwidth_for_count(unsigned count) 59247c9de1SEduardo Habkost { 60247c9de1SEduardo Habkost g_assert(count >= 1); 6114e53426SRichard Henderson count -= 1; 6214e53426SRichard Henderson return count ? 32 - clz32(count) : 0; 63247c9de1SEduardo Habkost } 64247c9de1SEduardo Habkost 65247c9de1SEduardo Habkost /* Bit width of the SMT_ID (thread ID) field on the APIC ID 66247c9de1SEduardo Habkost */ 67247c9de1SEduardo Habkost static inline unsigned apicid_smt_width(unsigned nr_cores, unsigned nr_threads) 68247c9de1SEduardo Habkost { 69247c9de1SEduardo Habkost return apicid_bitwidth_for_count(nr_threads); 70247c9de1SEduardo Habkost } 71247c9de1SEduardo Habkost 72247c9de1SEduardo Habkost /* Bit width of the Core_ID field 73247c9de1SEduardo Habkost */ 74247c9de1SEduardo Habkost static inline unsigned apicid_core_width(unsigned nr_cores, unsigned nr_threads) 75247c9de1SEduardo Habkost { 76247c9de1SEduardo Habkost return apicid_bitwidth_for_count(nr_cores); 77247c9de1SEduardo Habkost } 78247c9de1SEduardo Habkost 79247c9de1SEduardo Habkost /* Bit offset of the Core_ID field 80247c9de1SEduardo Habkost */ 81247c9de1SEduardo Habkost static inline unsigned apicid_core_offset(unsigned nr_cores, 82247c9de1SEduardo Habkost unsigned nr_threads) 83247c9de1SEduardo Habkost { 84247c9de1SEduardo Habkost return apicid_smt_width(nr_cores, nr_threads); 85247c9de1SEduardo Habkost } 86247c9de1SEduardo Habkost 87247c9de1SEduardo Habkost /* Bit offset of the Pkg_ID (socket ID) field 88247c9de1SEduardo Habkost */ 89247c9de1SEduardo Habkost static inline unsigned apicid_pkg_offset(unsigned nr_cores, unsigned nr_threads) 90247c9de1SEduardo Habkost { 91247c9de1SEduardo Habkost return apicid_core_offset(nr_cores, nr_threads) + 92247c9de1SEduardo Habkost apicid_core_width(nr_cores, nr_threads); 93247c9de1SEduardo Habkost } 94247c9de1SEduardo Habkost 95247c9de1SEduardo Habkost /* Make APIC ID for the CPU based on Pkg_ID, Core_ID, SMT_ID 96247c9de1SEduardo Habkost * 97247c9de1SEduardo Habkost * The caller must make sure core_id < nr_cores and smt_id < nr_threads. 98247c9de1SEduardo Habkost */ 99247c9de1SEduardo Habkost static inline apic_id_t apicid_from_topo_ids(unsigned nr_cores, 100247c9de1SEduardo Habkost unsigned nr_threads, 101*ed256144SChen Fan const X86CPUTopoInfo *topo) 102247c9de1SEduardo Habkost { 103*ed256144SChen Fan return (topo->pkg_id << apicid_pkg_offset(nr_cores, nr_threads)) | 104*ed256144SChen Fan (topo->core_id << apicid_core_offset(nr_cores, nr_threads)) | 105*ed256144SChen Fan topo->smt_id; 106247c9de1SEduardo Habkost } 107247c9de1SEduardo Habkost 108247c9de1SEduardo Habkost /* Calculate thread/core/package IDs for a specific topology, 109247c9de1SEduardo Habkost * based on (contiguous) CPU index 110247c9de1SEduardo Habkost */ 111247c9de1SEduardo Habkost static inline void x86_topo_ids_from_idx(unsigned nr_cores, 112247c9de1SEduardo Habkost unsigned nr_threads, 113247c9de1SEduardo Habkost unsigned cpu_index, 114*ed256144SChen Fan X86CPUTopoInfo *topo) 115247c9de1SEduardo Habkost { 116247c9de1SEduardo Habkost unsigned core_index = cpu_index / nr_threads; 117*ed256144SChen Fan topo->smt_id = cpu_index % nr_threads; 118*ed256144SChen Fan topo->core_id = core_index % nr_cores; 119*ed256144SChen Fan topo->pkg_id = core_index / nr_cores; 120247c9de1SEduardo Habkost } 121247c9de1SEduardo Habkost 122247c9de1SEduardo Habkost /* Make APIC ID for the CPU 'cpu_index' 123247c9de1SEduardo Habkost * 124247c9de1SEduardo Habkost * 'cpu_index' is a sequential, contiguous ID for the CPU. 125247c9de1SEduardo Habkost */ 126247c9de1SEduardo Habkost static inline apic_id_t x86_apicid_from_cpu_idx(unsigned nr_cores, 127247c9de1SEduardo Habkost unsigned nr_threads, 128247c9de1SEduardo Habkost unsigned cpu_index) 129247c9de1SEduardo Habkost { 130*ed256144SChen Fan X86CPUTopoInfo topo; 131*ed256144SChen Fan x86_topo_ids_from_idx(nr_cores, nr_threads, cpu_index, &topo); 132*ed256144SChen Fan return apicid_from_topo_ids(nr_cores, nr_threads, &topo); 133247c9de1SEduardo Habkost } 134247c9de1SEduardo Habkost 135869b7649SEduardo Habkost #endif /* HW_I386_TOPOLOGY_H */ 136