11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 221da12ec4SLe Tan #ifndef INTEL_IOMMU_H 231da12ec4SLe Tan #define INTEL_IOMMU_H 241da12ec4SLe Tan #include "hw/qdev.h" 251da12ec4SLe Tan #include "sysemu/dma.h" 261c7955c4SPeter Xu #include "hw/i386/x86-iommu.h" 27651e4cefSPeter Xu #include "hw/i386/ioapic.h" 28651e4cefSPeter Xu #include "hw/pci/msi.h" 298b5ed7dfSPeter Xu #include "hw/sysbus.h" 3063b88968SPeter Xu #include "qemu/iova-tree.h" 311da12ec4SLe Tan 321da12ec4SLe Tan #define TYPE_INTEL_IOMMU_DEVICE "intel-iommu" 331da12ec4SLe Tan #define INTEL_IOMMU_DEVICE(obj) \ 341da12ec4SLe Tan OBJECT_CHECK(IntelIOMMUState, (obj), TYPE_INTEL_IOMMU_DEVICE) 351da12ec4SLe Tan 361221a474SAlexey Kardashevskiy #define TYPE_INTEL_IOMMU_MEMORY_REGION "intel-iommu-iommu-memory-region" 371221a474SAlexey Kardashevskiy 381da12ec4SLe Tan /* DMAR Hardware Unit Definition address (IOMMU unit) */ 391da12ec4SLe Tan #define Q35_HOST_BRIDGE_IOMMU_ADDR 0xfed90000ULL 401da12ec4SLe Tan 411da12ec4SLe Tan #define VTD_PCI_BUS_MAX 256 421da12ec4SLe Tan #define VTD_PCI_SLOT_MAX 32 431da12ec4SLe Tan #define VTD_PCI_FUNC_MAX 8 441da12ec4SLe Tan #define VTD_PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f) 451da12ec4SLe Tan #define VTD_PCI_FUNC(devfn) ((devfn) & 0x07) 461e06f131SMichael S. Tsirkin #define VTD_SID_TO_BUS(sid) (((sid) >> 8) & 0xff) 47d92fa2dcSLe Tan #define VTD_SID_TO_DEVFN(sid) ((sid) & 0xff) 481da12ec4SLe Tan 491da12ec4SLe Tan #define DMAR_REG_SIZE 0x230 5092e5d85eSPrasad Singamsetty #define VTD_HOST_AW_39BIT 39 5192e5d85eSPrasad Singamsetty #define VTD_HOST_AW_48BIT 48 5292e5d85eSPrasad Singamsetty #define VTD_HOST_ADDRESS_WIDTH VTD_HOST_AW_39BIT 5392e5d85eSPrasad Singamsetty #define VTD_HAW_MASK(aw) ((1ULL << (aw)) - 1) 541da12ec4SLe Tan 55d46114f9SPeter Xu #define DMAR_REPORT_F_INTR (1) 56d46114f9SPeter Xu 57651e4cefSPeter Xu #define VTD_MSI_ADDR_HI_MASK (0xffffffff00000000ULL) 58651e4cefSPeter Xu #define VTD_MSI_ADDR_HI_SHIFT (32) 59651e4cefSPeter Xu #define VTD_MSI_ADDR_LO_MASK (0x00000000ffffffffULL) 60651e4cefSPeter Xu 61d92fa2dcSLe Tan typedef struct VTDContextEntry VTDContextEntry; 62d92fa2dcSLe Tan typedef struct VTDContextCacheEntry VTDContextCacheEntry; 631da12ec4SLe Tan typedef struct IntelIOMMUState IntelIOMMUState; 641da12ec4SLe Tan typedef struct VTDAddressSpace VTDAddressSpace; 65b5a280c0SLe Tan typedef struct VTDIOTLBEntry VTDIOTLBEntry; 667df953bdSKnut Omang typedef struct VTDBus VTDBus; 67bc38ee10SMichael S. Tsirkin typedef union VTD_IR_TableEntry VTD_IR_TableEntry; 681f91aceeSPeter Xu typedef union VTD_IR_MSIAddress VTD_IR_MSIAddress; 69fb43cf73SLiu, Yi L typedef struct VTDPASIDDirEntry VTDPASIDDirEntry; 70fb43cf73SLiu, Yi L typedef struct VTDPASIDEntry VTDPASIDEntry; 71d92fa2dcSLe Tan 72d92fa2dcSLe Tan /* Context-Entry */ 73d92fa2dcSLe Tan struct VTDContextEntry { 74fb43cf73SLiu, Yi L union { 75fb43cf73SLiu, Yi L struct { 76d92fa2dcSLe Tan uint64_t lo; 77d92fa2dcSLe Tan uint64_t hi; 78d92fa2dcSLe Tan }; 79fb43cf73SLiu, Yi L struct { 80fb43cf73SLiu, Yi L uint64_t val[4]; 81fb43cf73SLiu, Yi L }; 82fb43cf73SLiu, Yi L }; 83fb43cf73SLiu, Yi L }; 84d92fa2dcSLe Tan 85d92fa2dcSLe Tan struct VTDContextCacheEntry { 86d92fa2dcSLe Tan /* The cache entry is obsolete if 87d92fa2dcSLe Tan * context_cache_gen!=IntelIOMMUState.context_cache_gen 88d92fa2dcSLe Tan */ 89d92fa2dcSLe Tan uint32_t context_cache_gen; 90d92fa2dcSLe Tan struct VTDContextEntry context_entry; 91d92fa2dcSLe Tan }; 92d92fa2dcSLe Tan 93fb43cf73SLiu, Yi L /* PASID Directory Entry */ 94fb43cf73SLiu, Yi L struct VTDPASIDDirEntry { 95fb43cf73SLiu, Yi L uint64_t val; 96fb43cf73SLiu, Yi L }; 97fb43cf73SLiu, Yi L 98fb43cf73SLiu, Yi L /* PASID Table Entry */ 99fb43cf73SLiu, Yi L struct VTDPASIDEntry { 100fb43cf73SLiu, Yi L uint64_t val[8]; 101fb43cf73SLiu, Yi L }; 102fb43cf73SLiu, Yi L 1031da12ec4SLe Tan struct VTDAddressSpace { 1047df953bdSKnut Omang PCIBus *bus; 1051da12ec4SLe Tan uint8_t devfn; 1061da12ec4SLe Tan AddressSpace as; 1073df9d748SAlexey Kardashevskiy IOMMUMemoryRegion iommu; 108558e0024SPeter Xu MemoryRegion root; 109558e0024SPeter Xu MemoryRegion sys_alias; 110651e4cefSPeter Xu MemoryRegion iommu_ir; /* Interrupt region: 0xfeeXXXXX */ 1111da12ec4SLe Tan IntelIOMMUState *iommu_state; 112d92fa2dcSLe Tan VTDContextCacheEntry context_cache_entry; 113b4a4ba0dSPeter Xu QLIST_ENTRY(VTDAddressSpace) next; 1144f8a62a9SPeter Xu /* Superset of notifier flags that this address space has */ 1154f8a62a9SPeter Xu IOMMUNotifierFlag notifier_flags; 11663b88968SPeter Xu IOVATree *iova_tree; /* Traces mapped IOVA ranges */ 1171da12ec4SLe Tan }; 1181da12ec4SLe Tan 1197df953bdSKnut Omang struct VTDBus { 1207df953bdSKnut Omang PCIBus* bus; /* A reference to the bus to provide translation for */ 1217df953bdSKnut Omang VTDAddressSpace *dev_as[0]; /* A table of VTDAddressSpace objects indexed by devfn */ 1227df953bdSKnut Omang }; 1237df953bdSKnut Omang 124b5a280c0SLe Tan struct VTDIOTLBEntry { 125b5a280c0SLe Tan uint64_t gfn; 126b5a280c0SLe Tan uint16_t domain_id; 127b5a280c0SLe Tan uint64_t slpte; 128d66b969bSJason Wang uint64_t mask; 12907f7b733SPeter Xu uint8_t access_flags; 130b5a280c0SLe Tan }; 131b5a280c0SLe Tan 132ede9c94aSPeter Xu /* VT-d Source-ID Qualifier types */ 133ede9c94aSPeter Xu enum { 134ede9c94aSPeter Xu VTD_SQ_FULL = 0x00, /* Full SID verification */ 135ede9c94aSPeter Xu VTD_SQ_IGN_3 = 0x01, /* Ignore bit 3 */ 136ede9c94aSPeter Xu VTD_SQ_IGN_2_3 = 0x02, /* Ignore bits 2 & 3 */ 137ede9c94aSPeter Xu VTD_SQ_IGN_1_3 = 0x03, /* Ignore bits 1-3 */ 138ede9c94aSPeter Xu VTD_SQ_MAX, 139ede9c94aSPeter Xu }; 140ede9c94aSPeter Xu 141ede9c94aSPeter Xu /* VT-d Source Validation Types */ 142ede9c94aSPeter Xu enum { 143ede9c94aSPeter Xu VTD_SVT_NONE = 0x00, /* No validation */ 144ede9c94aSPeter Xu VTD_SVT_ALL = 0x01, /* Do full validation */ 145ede9c94aSPeter Xu VTD_SVT_BUS = 0x02, /* Validate bus range */ 146ede9c94aSPeter Xu VTD_SVT_MAX, 147ede9c94aSPeter Xu }; 148ede9c94aSPeter Xu 1491f91aceeSPeter Xu /* Interrupt Remapping Table Entry Definition */ 150bc38ee10SMichael S. Tsirkin union VTD_IR_TableEntry { 1511f91aceeSPeter Xu struct { 1521f91aceeSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 1531f91aceeSPeter Xu uint32_t __reserved_1:8; /* Reserved 1 */ 1541f91aceeSPeter Xu uint32_t vector:8; /* Interrupt Vector */ 1551f91aceeSPeter Xu uint32_t irte_mode:1; /* IRTE Mode */ 1561f91aceeSPeter Xu uint32_t __reserved_0:3; /* Reserved 0 */ 1571f91aceeSPeter Xu uint32_t __avail:4; /* Available spaces for software */ 1581f91aceeSPeter Xu uint32_t delivery_mode:3; /* Delivery Mode */ 1591f91aceeSPeter Xu uint32_t trigger_mode:1; /* Trigger Mode */ 1601f91aceeSPeter Xu uint32_t redir_hint:1; /* Redirection Hint */ 1611f91aceeSPeter Xu uint32_t dest_mode:1; /* Destination Mode */ 1621f91aceeSPeter Xu uint32_t fault_disable:1; /* Fault Processing Disable */ 1631f91aceeSPeter Xu uint32_t present:1; /* Whether entry present/available */ 1641f91aceeSPeter Xu #else 1651f91aceeSPeter Xu uint32_t present:1; /* Whether entry present/available */ 1661f91aceeSPeter Xu uint32_t fault_disable:1; /* Fault Processing Disable */ 1671f91aceeSPeter Xu uint32_t dest_mode:1; /* Destination Mode */ 1681f91aceeSPeter Xu uint32_t redir_hint:1; /* Redirection Hint */ 1691f91aceeSPeter Xu uint32_t trigger_mode:1; /* Trigger Mode */ 1701f91aceeSPeter Xu uint32_t delivery_mode:3; /* Delivery Mode */ 1711f91aceeSPeter Xu uint32_t __avail:4; /* Available spaces for software */ 1721f91aceeSPeter Xu uint32_t __reserved_0:3; /* Reserved 0 */ 1731f91aceeSPeter Xu uint32_t irte_mode:1; /* IRTE Mode */ 1741f91aceeSPeter Xu uint32_t vector:8; /* Interrupt Vector */ 1751f91aceeSPeter Xu uint32_t __reserved_1:8; /* Reserved 1 */ 1761f91aceeSPeter Xu #endif 1771a43713bSPeter Xu uint32_t dest_id; /* Destination ID */ 1781a43713bSPeter Xu uint16_t source_id; /* Source-ID */ 1791f91aceeSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 1801f91aceeSPeter Xu uint64_t __reserved_2:44; /* Reserved 2 */ 1811f91aceeSPeter Xu uint64_t sid_vtype:2; /* Source-ID Validation Type */ 1821f91aceeSPeter Xu uint64_t sid_q:2; /* Source-ID Qualifier */ 1831f91aceeSPeter Xu #else 1841f91aceeSPeter Xu uint64_t sid_q:2; /* Source-ID Qualifier */ 1851f91aceeSPeter Xu uint64_t sid_vtype:2; /* Source-ID Validation Type */ 1861f91aceeSPeter Xu uint64_t __reserved_2:44; /* Reserved 2 */ 1871f91aceeSPeter Xu #endif 188bc38ee10SMichael S. Tsirkin } QEMU_PACKED irte; 1891f91aceeSPeter Xu uint64_t data[2]; 1901f91aceeSPeter Xu }; 1911f91aceeSPeter Xu 1921f91aceeSPeter Xu #define VTD_IR_INT_FORMAT_COMPAT (0) /* Compatible Interrupt */ 1931f91aceeSPeter Xu #define VTD_IR_INT_FORMAT_REMAP (1) /* Remappable Interrupt */ 1941f91aceeSPeter Xu 1951f91aceeSPeter Xu /* Programming format for MSI/MSI-X addresses */ 1961f91aceeSPeter Xu union VTD_IR_MSIAddress { 1971f91aceeSPeter Xu struct { 1981f91aceeSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 1991f91aceeSPeter Xu uint32_t __head:12; /* Should always be: 0x0fee */ 2001f91aceeSPeter Xu uint32_t index_l:15; /* Interrupt index bit 14-0 */ 2011f91aceeSPeter Xu uint32_t int_mode:1; /* Interrupt format */ 2021f91aceeSPeter Xu uint32_t sub_valid:1; /* SHV: Sub-Handle Valid bit */ 2031f91aceeSPeter Xu uint32_t index_h:1; /* Interrupt index bit 15 */ 2041f91aceeSPeter Xu uint32_t __not_care:2; 2051f91aceeSPeter Xu #else 2061f91aceeSPeter Xu uint32_t __not_care:2; 2071f91aceeSPeter Xu uint32_t index_h:1; /* Interrupt index bit 15 */ 2081f91aceeSPeter Xu uint32_t sub_valid:1; /* SHV: Sub-Handle Valid bit */ 2091f91aceeSPeter Xu uint32_t int_mode:1; /* Interrupt format */ 2101f91aceeSPeter Xu uint32_t index_l:15; /* Interrupt index bit 14-0 */ 2111f91aceeSPeter Xu uint32_t __head:12; /* Should always be: 0x0fee */ 2121f91aceeSPeter Xu #endif 213bc38ee10SMichael S. Tsirkin } QEMU_PACKED addr; 2141f91aceeSPeter Xu uint32_t data; 2151f91aceeSPeter Xu }; 2161f91aceeSPeter Xu 2171f91aceeSPeter Xu /* When IR is enabled, all MSI/MSI-X data bits should be zero */ 2181f91aceeSPeter Xu #define VTD_IR_MSI_DATA (0) 2191f91aceeSPeter Xu 2201da12ec4SLe Tan /* The iommu (DMAR) device state struct */ 2211da12ec4SLe Tan struct IntelIOMMUState { 2221c7955c4SPeter Xu X86IOMMUState x86_iommu; 2231da12ec4SLe Tan MemoryRegion csrmem; 2241da12ec4SLe Tan uint8_t csr[DMAR_REG_SIZE]; /* register values */ 2251da12ec4SLe Tan uint8_t wmask[DMAR_REG_SIZE]; /* R/W bytes */ 2261da12ec4SLe Tan uint8_t w1cmask[DMAR_REG_SIZE]; /* RW1C(Write 1 to Clear) bytes */ 2271da12ec4SLe Tan uint8_t womask[DMAR_REG_SIZE]; /* WO (write only - read returns 0) */ 2281da12ec4SLe Tan uint32_t version; 2291da12ec4SLe Tan 2303b40f0e5SAviv Ben-David bool caching_mode; /* RO - is cap CM enabled? */ 2313b40f0e5SAviv Ben-David 2321da12ec4SLe Tan dma_addr_t root; /* Current root table pointer */ 2331da12ec4SLe Tan bool root_extended; /* Type of root table (extended or not) */ 234fb43cf73SLiu, Yi L bool root_scalable; /* Type of root table (scalable or not) */ 2351da12ec4SLe Tan bool dmar_enabled; /* Set if DMA remapping is enabled */ 2361da12ec4SLe Tan 2371da12ec4SLe Tan uint16_t iq_head; /* Current invalidation queue head */ 2381da12ec4SLe Tan uint16_t iq_tail; /* Current invalidation queue tail */ 2391da12ec4SLe Tan dma_addr_t iq; /* Current invalidation queue pointer */ 2401da12ec4SLe Tan uint16_t iq_size; /* IQ Size in number of entries */ 241*c0c1d351SLiu, Yi L bool iq_dw; /* IQ descriptor width 256bit or not */ 2421da12ec4SLe Tan bool qi_enabled; /* Set if the QI is enabled */ 2431da12ec4SLe Tan uint8_t iq_last_desc_type; /* The type of last completed descriptor */ 2441da12ec4SLe Tan 2451da12ec4SLe Tan /* The index of the Fault Recording Register to be used next. 2461da12ec4SLe Tan * Wraps around from N-1 to 0, where N is the number of FRCD_REG. 2471da12ec4SLe Tan */ 2481da12ec4SLe Tan uint16_t next_frcd_reg; 2491da12ec4SLe Tan 2501da12ec4SLe Tan uint64_t cap; /* The value of capability reg */ 2511da12ec4SLe Tan uint64_t ecap; /* The value of extended capability reg */ 2521da12ec4SLe Tan 253d92fa2dcSLe Tan uint32_t context_cache_gen; /* Should be in [1,MAX] */ 254b5a280c0SLe Tan GHashTable *iotlb; /* IOTLB */ 255d92fa2dcSLe Tan 2567df953bdSKnut Omang GHashTable *vtd_as_by_busptr; /* VTDBus objects indexed by PCIBus* reference */ 2577df953bdSKnut Omang VTDBus *vtd_as_by_bus_num[VTD_PCI_BUS_MAX]; /* VTDBus objects indexed by bus number */ 258dd4d607eSPeter Xu /* list of registered notifiers */ 259b4a4ba0dSPeter Xu QLIST_HEAD(, VTDAddressSpace) vtd_as_with_notifiers; 260a5861439SPeter Xu 261a5861439SPeter Xu /* interrupt remapping */ 262a5861439SPeter Xu bool intr_enabled; /* Whether guest enabled IR */ 263a5861439SPeter Xu dma_addr_t intr_root; /* Interrupt remapping table pointer */ 264a5861439SPeter Xu uint32_t intr_size; /* Number of IR table entries */ 26528589311SJan Kiszka bool intr_eime; /* Extended interrupt mode enabled */ 266e6b6af05SRadim Krčmář OnOffAuto intr_eim; /* Toggle for EIM cabability */ 267fb506e70SRadim Krčmář bool buggy_eim; /* Force buggy EIM unless eim=off */ 26837f51384SPrasad Singamsetty uint8_t aw_bits; /* Host/IOVA address width (in bits) */ 269ccc23bb0SPeter Xu bool dma_drain; /* Whether DMA r/w draining enabled */ 2701d9efa73SPeter Xu 2711d9efa73SPeter Xu /* 2721d9efa73SPeter Xu * Protects IOMMU states in general. Currently it protects the 2731d9efa73SPeter Xu * per-IOMMU IOTLB cache, and context entry cache in VTDAddressSpace. 2741d9efa73SPeter Xu */ 2751d9efa73SPeter Xu QemuMutex iommu_lock; 2761da12ec4SLe Tan }; 2771da12ec4SLe Tan 2787df953bdSKnut Omang /* Find the VTD Address space associated with the given bus pointer, 2797df953bdSKnut Omang * create a new one if none exists 2807df953bdSKnut Omang */ 2817df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn); 2827df953bdSKnut Omang 2831da12ec4SLe Tan #endif 284