11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan */ 211da12ec4SLe Tan 221da12ec4SLe Tan #ifndef INTEL_IOMMU_H 231da12ec4SLe Tan #define INTEL_IOMMU_H 241da12ec4SLe Tan #include "hw/qdev.h" 251da12ec4SLe Tan #include "sysemu/dma.h" 261c7955c4SPeter Xu #include "hw/i386/x86-iommu.h" 27651e4cefSPeter Xu #include "hw/i386/ioapic.h" 28651e4cefSPeter Xu #include "hw/pci/msi.h" 298b5ed7dfSPeter Xu #include "hw/sysbus.h" 30*63b88968SPeter Xu #include "qemu/iova-tree.h" 311da12ec4SLe Tan 321da12ec4SLe Tan #define TYPE_INTEL_IOMMU_DEVICE "intel-iommu" 331da12ec4SLe Tan #define INTEL_IOMMU_DEVICE(obj) \ 341da12ec4SLe Tan OBJECT_CHECK(IntelIOMMUState, (obj), TYPE_INTEL_IOMMU_DEVICE) 351da12ec4SLe Tan 361221a474SAlexey Kardashevskiy #define TYPE_INTEL_IOMMU_MEMORY_REGION "intel-iommu-iommu-memory-region" 371221a474SAlexey Kardashevskiy 381da12ec4SLe Tan /* DMAR Hardware Unit Definition address (IOMMU unit) */ 391da12ec4SLe Tan #define Q35_HOST_BRIDGE_IOMMU_ADDR 0xfed90000ULL 401da12ec4SLe Tan 411da12ec4SLe Tan #define VTD_PCI_BUS_MAX 256 421da12ec4SLe Tan #define VTD_PCI_SLOT_MAX 32 431da12ec4SLe Tan #define VTD_PCI_FUNC_MAX 8 441da12ec4SLe Tan #define VTD_PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f) 451da12ec4SLe Tan #define VTD_PCI_FUNC(devfn) ((devfn) & 0x07) 461e06f131SMichael S. Tsirkin #define VTD_SID_TO_BUS(sid) (((sid) >> 8) & 0xff) 47d92fa2dcSLe Tan #define VTD_SID_TO_DEVFN(sid) ((sid) & 0xff) 481da12ec4SLe Tan 491da12ec4SLe Tan #define DMAR_REG_SIZE 0x230 5092e5d85eSPrasad Singamsetty #define VTD_HOST_AW_39BIT 39 5192e5d85eSPrasad Singamsetty #define VTD_HOST_AW_48BIT 48 5292e5d85eSPrasad Singamsetty #define VTD_HOST_ADDRESS_WIDTH VTD_HOST_AW_39BIT 5392e5d85eSPrasad Singamsetty #define VTD_HAW_MASK(aw) ((1ULL << (aw)) - 1) 541da12ec4SLe Tan 55d46114f9SPeter Xu #define DMAR_REPORT_F_INTR (1) 56d46114f9SPeter Xu 57651e4cefSPeter Xu #define VTD_MSI_ADDR_HI_MASK (0xffffffff00000000ULL) 58651e4cefSPeter Xu #define VTD_MSI_ADDR_HI_SHIFT (32) 59651e4cefSPeter Xu #define VTD_MSI_ADDR_LO_MASK (0x00000000ffffffffULL) 60651e4cefSPeter Xu 61d92fa2dcSLe Tan typedef struct VTDContextEntry VTDContextEntry; 62d92fa2dcSLe Tan typedef struct VTDContextCacheEntry VTDContextCacheEntry; 631da12ec4SLe Tan typedef struct IntelIOMMUState IntelIOMMUState; 641da12ec4SLe Tan typedef struct VTDAddressSpace VTDAddressSpace; 65b5a280c0SLe Tan typedef struct VTDIOTLBEntry VTDIOTLBEntry; 667df953bdSKnut Omang typedef struct VTDBus VTDBus; 67bc38ee10SMichael S. Tsirkin typedef union VTD_IR_TableEntry VTD_IR_TableEntry; 681f91aceeSPeter Xu typedef union VTD_IR_MSIAddress VTD_IR_MSIAddress; 69651e4cefSPeter Xu typedef struct VTDIrq VTDIrq; 70651e4cefSPeter Xu typedef struct VTD_MSIMessage VTD_MSIMessage; 71d92fa2dcSLe Tan 72d92fa2dcSLe Tan /* Context-Entry */ 73d92fa2dcSLe Tan struct VTDContextEntry { 74d92fa2dcSLe Tan uint64_t lo; 75d92fa2dcSLe Tan uint64_t hi; 76d92fa2dcSLe Tan }; 77d92fa2dcSLe Tan 78d92fa2dcSLe Tan struct VTDContextCacheEntry { 79d92fa2dcSLe Tan /* The cache entry is obsolete if 80d92fa2dcSLe Tan * context_cache_gen!=IntelIOMMUState.context_cache_gen 81d92fa2dcSLe Tan */ 82d92fa2dcSLe Tan uint32_t context_cache_gen; 83d92fa2dcSLe Tan struct VTDContextEntry context_entry; 84d92fa2dcSLe Tan }; 85d92fa2dcSLe Tan 861da12ec4SLe Tan struct VTDAddressSpace { 877df953bdSKnut Omang PCIBus *bus; 881da12ec4SLe Tan uint8_t devfn; 891da12ec4SLe Tan AddressSpace as; 903df9d748SAlexey Kardashevskiy IOMMUMemoryRegion iommu; 91558e0024SPeter Xu MemoryRegion root; 92558e0024SPeter Xu MemoryRegion sys_alias; 93651e4cefSPeter Xu MemoryRegion iommu_ir; /* Interrupt region: 0xfeeXXXXX */ 941da12ec4SLe Tan IntelIOMMUState *iommu_state; 95d92fa2dcSLe Tan VTDContextCacheEntry context_cache_entry; 96b4a4ba0dSPeter Xu QLIST_ENTRY(VTDAddressSpace) next; 974f8a62a9SPeter Xu /* Superset of notifier flags that this address space has */ 984f8a62a9SPeter Xu IOMMUNotifierFlag notifier_flags; 99*63b88968SPeter Xu IOVATree *iova_tree; /* Traces mapped IOVA ranges */ 1001da12ec4SLe Tan }; 1011da12ec4SLe Tan 1027df953bdSKnut Omang struct VTDBus { 1037df953bdSKnut Omang PCIBus* bus; /* A reference to the bus to provide translation for */ 1047df953bdSKnut Omang VTDAddressSpace *dev_as[0]; /* A table of VTDAddressSpace objects indexed by devfn */ 1057df953bdSKnut Omang }; 1067df953bdSKnut Omang 107b5a280c0SLe Tan struct VTDIOTLBEntry { 108b5a280c0SLe Tan uint64_t gfn; 109b5a280c0SLe Tan uint16_t domain_id; 110b5a280c0SLe Tan uint64_t slpte; 111d66b969bSJason Wang uint64_t mask; 11207f7b733SPeter Xu uint8_t access_flags; 113b5a280c0SLe Tan }; 114b5a280c0SLe Tan 115ede9c94aSPeter Xu /* VT-d Source-ID Qualifier types */ 116ede9c94aSPeter Xu enum { 117ede9c94aSPeter Xu VTD_SQ_FULL = 0x00, /* Full SID verification */ 118ede9c94aSPeter Xu VTD_SQ_IGN_3 = 0x01, /* Ignore bit 3 */ 119ede9c94aSPeter Xu VTD_SQ_IGN_2_3 = 0x02, /* Ignore bits 2 & 3 */ 120ede9c94aSPeter Xu VTD_SQ_IGN_1_3 = 0x03, /* Ignore bits 1-3 */ 121ede9c94aSPeter Xu VTD_SQ_MAX, 122ede9c94aSPeter Xu }; 123ede9c94aSPeter Xu 124ede9c94aSPeter Xu /* VT-d Source Validation Types */ 125ede9c94aSPeter Xu enum { 126ede9c94aSPeter Xu VTD_SVT_NONE = 0x00, /* No validation */ 127ede9c94aSPeter Xu VTD_SVT_ALL = 0x01, /* Do full validation */ 128ede9c94aSPeter Xu VTD_SVT_BUS = 0x02, /* Validate bus range */ 129ede9c94aSPeter Xu VTD_SVT_MAX, 130ede9c94aSPeter Xu }; 131ede9c94aSPeter Xu 1321f91aceeSPeter Xu /* Interrupt Remapping Table Entry Definition */ 133bc38ee10SMichael S. Tsirkin union VTD_IR_TableEntry { 1341f91aceeSPeter Xu struct { 1351f91aceeSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 1361f91aceeSPeter Xu uint32_t __reserved_1:8; /* Reserved 1 */ 1371f91aceeSPeter Xu uint32_t vector:8; /* Interrupt Vector */ 1381f91aceeSPeter Xu uint32_t irte_mode:1; /* IRTE Mode */ 1391f91aceeSPeter Xu uint32_t __reserved_0:3; /* Reserved 0 */ 1401f91aceeSPeter Xu uint32_t __avail:4; /* Available spaces for software */ 1411f91aceeSPeter Xu uint32_t delivery_mode:3; /* Delivery Mode */ 1421f91aceeSPeter Xu uint32_t trigger_mode:1; /* Trigger Mode */ 1431f91aceeSPeter Xu uint32_t redir_hint:1; /* Redirection Hint */ 1441f91aceeSPeter Xu uint32_t dest_mode:1; /* Destination Mode */ 1451f91aceeSPeter Xu uint32_t fault_disable:1; /* Fault Processing Disable */ 1461f91aceeSPeter Xu uint32_t present:1; /* Whether entry present/available */ 1471f91aceeSPeter Xu #else 1481f91aceeSPeter Xu uint32_t present:1; /* Whether entry present/available */ 1491f91aceeSPeter Xu uint32_t fault_disable:1; /* Fault Processing Disable */ 1501f91aceeSPeter Xu uint32_t dest_mode:1; /* Destination Mode */ 1511f91aceeSPeter Xu uint32_t redir_hint:1; /* Redirection Hint */ 1521f91aceeSPeter Xu uint32_t trigger_mode:1; /* Trigger Mode */ 1531f91aceeSPeter Xu uint32_t delivery_mode:3; /* Delivery Mode */ 1541f91aceeSPeter Xu uint32_t __avail:4; /* Available spaces for software */ 1551f91aceeSPeter Xu uint32_t __reserved_0:3; /* Reserved 0 */ 1561f91aceeSPeter Xu uint32_t irte_mode:1; /* IRTE Mode */ 1571f91aceeSPeter Xu uint32_t vector:8; /* Interrupt Vector */ 1581f91aceeSPeter Xu uint32_t __reserved_1:8; /* Reserved 1 */ 1591f91aceeSPeter Xu #endif 1601a43713bSPeter Xu uint32_t dest_id; /* Destination ID */ 1611a43713bSPeter Xu uint16_t source_id; /* Source-ID */ 1621f91aceeSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 1631f91aceeSPeter Xu uint64_t __reserved_2:44; /* Reserved 2 */ 1641f91aceeSPeter Xu uint64_t sid_vtype:2; /* Source-ID Validation Type */ 1651f91aceeSPeter Xu uint64_t sid_q:2; /* Source-ID Qualifier */ 1661f91aceeSPeter Xu #else 1671f91aceeSPeter Xu uint64_t sid_q:2; /* Source-ID Qualifier */ 1681f91aceeSPeter Xu uint64_t sid_vtype:2; /* Source-ID Validation Type */ 1691f91aceeSPeter Xu uint64_t __reserved_2:44; /* Reserved 2 */ 1701f91aceeSPeter Xu #endif 171bc38ee10SMichael S. Tsirkin } QEMU_PACKED irte; 1721f91aceeSPeter Xu uint64_t data[2]; 1731f91aceeSPeter Xu }; 1741f91aceeSPeter Xu 1751f91aceeSPeter Xu #define VTD_IR_INT_FORMAT_COMPAT (0) /* Compatible Interrupt */ 1761f91aceeSPeter Xu #define VTD_IR_INT_FORMAT_REMAP (1) /* Remappable Interrupt */ 1771f91aceeSPeter Xu 1781f91aceeSPeter Xu /* Programming format for MSI/MSI-X addresses */ 1791f91aceeSPeter Xu union VTD_IR_MSIAddress { 1801f91aceeSPeter Xu struct { 1811f91aceeSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 1821f91aceeSPeter Xu uint32_t __head:12; /* Should always be: 0x0fee */ 1831f91aceeSPeter Xu uint32_t index_l:15; /* Interrupt index bit 14-0 */ 1841f91aceeSPeter Xu uint32_t int_mode:1; /* Interrupt format */ 1851f91aceeSPeter Xu uint32_t sub_valid:1; /* SHV: Sub-Handle Valid bit */ 1861f91aceeSPeter Xu uint32_t index_h:1; /* Interrupt index bit 15 */ 1871f91aceeSPeter Xu uint32_t __not_care:2; 1881f91aceeSPeter Xu #else 1891f91aceeSPeter Xu uint32_t __not_care:2; 1901f91aceeSPeter Xu uint32_t index_h:1; /* Interrupt index bit 15 */ 1911f91aceeSPeter Xu uint32_t sub_valid:1; /* SHV: Sub-Handle Valid bit */ 1921f91aceeSPeter Xu uint32_t int_mode:1; /* Interrupt format */ 1931f91aceeSPeter Xu uint32_t index_l:15; /* Interrupt index bit 14-0 */ 1941f91aceeSPeter Xu uint32_t __head:12; /* Should always be: 0x0fee */ 1951f91aceeSPeter Xu #endif 196bc38ee10SMichael S. Tsirkin } QEMU_PACKED addr; 1971f91aceeSPeter Xu uint32_t data; 1981f91aceeSPeter Xu }; 1991f91aceeSPeter Xu 200651e4cefSPeter Xu /* Generic IRQ entry information */ 201651e4cefSPeter Xu struct VTDIrq { 202651e4cefSPeter Xu /* Used by both IOAPIC/MSI interrupt remapping */ 203651e4cefSPeter Xu uint8_t trigger_mode; 204651e4cefSPeter Xu uint8_t vector; 205651e4cefSPeter Xu uint8_t delivery_mode; 206651e4cefSPeter Xu uint32_t dest; 207651e4cefSPeter Xu uint8_t dest_mode; 208651e4cefSPeter Xu 209651e4cefSPeter Xu /* only used by MSI interrupt remapping */ 210651e4cefSPeter Xu uint8_t redir_hint; 211651e4cefSPeter Xu uint8_t msi_addr_last_bits; 212651e4cefSPeter Xu }; 213651e4cefSPeter Xu 214651e4cefSPeter Xu struct VTD_MSIMessage { 215651e4cefSPeter Xu union { 216651e4cefSPeter Xu struct { 217651e4cefSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 218651e4cefSPeter Xu uint32_t __addr_head:12; /* 0xfee */ 219651e4cefSPeter Xu uint32_t dest:8; 220651e4cefSPeter Xu uint32_t __reserved:8; 221651e4cefSPeter Xu uint32_t redir_hint:1; 222651e4cefSPeter Xu uint32_t dest_mode:1; 223651e4cefSPeter Xu uint32_t __not_used:2; 224651e4cefSPeter Xu #else 225651e4cefSPeter Xu uint32_t __not_used:2; 226651e4cefSPeter Xu uint32_t dest_mode:1; 227651e4cefSPeter Xu uint32_t redir_hint:1; 228651e4cefSPeter Xu uint32_t __reserved:8; 229651e4cefSPeter Xu uint32_t dest:8; 230651e4cefSPeter Xu uint32_t __addr_head:12; /* 0xfee */ 231651e4cefSPeter Xu #endif 2321a43713bSPeter Xu uint32_t __addr_hi; 233651e4cefSPeter Xu } QEMU_PACKED; 234651e4cefSPeter Xu uint64_t msi_addr; 235651e4cefSPeter Xu }; 236651e4cefSPeter Xu union { 237651e4cefSPeter Xu struct { 238651e4cefSPeter Xu #ifdef HOST_WORDS_BIGENDIAN 239651e4cefSPeter Xu uint16_t trigger_mode:1; 240651e4cefSPeter Xu uint16_t level:1; 241651e4cefSPeter Xu uint16_t __resved:3; 242651e4cefSPeter Xu uint16_t delivery_mode:3; 243651e4cefSPeter Xu uint16_t vector:8; 244651e4cefSPeter Xu #else 245651e4cefSPeter Xu uint16_t vector:8; 246651e4cefSPeter Xu uint16_t delivery_mode:3; 247651e4cefSPeter Xu uint16_t __resved:3; 248651e4cefSPeter Xu uint16_t level:1; 249651e4cefSPeter Xu uint16_t trigger_mode:1; 250651e4cefSPeter Xu #endif 2511a43713bSPeter Xu uint16_t __resved1; 252651e4cefSPeter Xu } QEMU_PACKED; 253651e4cefSPeter Xu uint32_t msi_data; 254651e4cefSPeter Xu }; 255651e4cefSPeter Xu }; 256651e4cefSPeter Xu 2571f91aceeSPeter Xu /* When IR is enabled, all MSI/MSI-X data bits should be zero */ 2581f91aceeSPeter Xu #define VTD_IR_MSI_DATA (0) 2591f91aceeSPeter Xu 2601da12ec4SLe Tan /* The iommu (DMAR) device state struct */ 2611da12ec4SLe Tan struct IntelIOMMUState { 2621c7955c4SPeter Xu X86IOMMUState x86_iommu; 2631da12ec4SLe Tan MemoryRegion csrmem; 2641da12ec4SLe Tan uint8_t csr[DMAR_REG_SIZE]; /* register values */ 2651da12ec4SLe Tan uint8_t wmask[DMAR_REG_SIZE]; /* R/W bytes */ 2661da12ec4SLe Tan uint8_t w1cmask[DMAR_REG_SIZE]; /* RW1C(Write 1 to Clear) bytes */ 2671da12ec4SLe Tan uint8_t womask[DMAR_REG_SIZE]; /* WO (write only - read returns 0) */ 2681da12ec4SLe Tan uint32_t version; 2691da12ec4SLe Tan 2703b40f0e5SAviv Ben-David bool caching_mode; /* RO - is cap CM enabled? */ 2713b40f0e5SAviv Ben-David 2721da12ec4SLe Tan dma_addr_t root; /* Current root table pointer */ 2731da12ec4SLe Tan bool root_extended; /* Type of root table (extended or not) */ 2741da12ec4SLe Tan bool dmar_enabled; /* Set if DMA remapping is enabled */ 2751da12ec4SLe Tan 2761da12ec4SLe Tan uint16_t iq_head; /* Current invalidation queue head */ 2771da12ec4SLe Tan uint16_t iq_tail; /* Current invalidation queue tail */ 2781da12ec4SLe Tan dma_addr_t iq; /* Current invalidation queue pointer */ 2791da12ec4SLe Tan uint16_t iq_size; /* IQ Size in number of entries */ 2801da12ec4SLe Tan bool qi_enabled; /* Set if the QI is enabled */ 2811da12ec4SLe Tan uint8_t iq_last_desc_type; /* The type of last completed descriptor */ 2821da12ec4SLe Tan 2831da12ec4SLe Tan /* The index of the Fault Recording Register to be used next. 2841da12ec4SLe Tan * Wraps around from N-1 to 0, where N is the number of FRCD_REG. 2851da12ec4SLe Tan */ 2861da12ec4SLe Tan uint16_t next_frcd_reg; 2871da12ec4SLe Tan 2881da12ec4SLe Tan uint64_t cap; /* The value of capability reg */ 2891da12ec4SLe Tan uint64_t ecap; /* The value of extended capability reg */ 2901da12ec4SLe Tan 291d92fa2dcSLe Tan uint32_t context_cache_gen; /* Should be in [1,MAX] */ 292b5a280c0SLe Tan GHashTable *iotlb; /* IOTLB */ 293d92fa2dcSLe Tan 2947df953bdSKnut Omang GHashTable *vtd_as_by_busptr; /* VTDBus objects indexed by PCIBus* reference */ 2957df953bdSKnut Omang VTDBus *vtd_as_by_bus_num[VTD_PCI_BUS_MAX]; /* VTDBus objects indexed by bus number */ 296dd4d607eSPeter Xu /* list of registered notifiers */ 297b4a4ba0dSPeter Xu QLIST_HEAD(, VTDAddressSpace) vtd_as_with_notifiers; 298a5861439SPeter Xu 299a5861439SPeter Xu /* interrupt remapping */ 300a5861439SPeter Xu bool intr_enabled; /* Whether guest enabled IR */ 301a5861439SPeter Xu dma_addr_t intr_root; /* Interrupt remapping table pointer */ 302a5861439SPeter Xu uint32_t intr_size; /* Number of IR table entries */ 30328589311SJan Kiszka bool intr_eime; /* Extended interrupt mode enabled */ 304e6b6af05SRadim Krčmář OnOffAuto intr_eim; /* Toggle for EIM cabability */ 305fb506e70SRadim Krčmář bool buggy_eim; /* Force buggy EIM unless eim=off */ 30637f51384SPrasad Singamsetty uint8_t aw_bits; /* Host/IOVA address width (in bits) */ 3071d9efa73SPeter Xu 3081d9efa73SPeter Xu /* 3091d9efa73SPeter Xu * Protects IOMMU states in general. Currently it protects the 3101d9efa73SPeter Xu * per-IOMMU IOTLB cache, and context entry cache in VTDAddressSpace. 3111d9efa73SPeter Xu */ 3121d9efa73SPeter Xu QemuMutex iommu_lock; 3131da12ec4SLe Tan }; 3141da12ec4SLe Tan 3157df953bdSKnut Omang /* Find the VTD Address space associated with the given bus pointer, 3167df953bdSKnut Omang * create a new one if none exists 3177df953bdSKnut Omang */ 3187df953bdSKnut Omang VTDAddressSpace *vtd_find_add_as(IntelIOMMUState *s, PCIBus *bus, int devfn); 3197df953bdSKnut Omang 3201da12ec4SLe Tan #endif 321