xref: /qemu/include/hw/i2c/aspeed_i2c.h (revision a8d48f59cd021b25359cc48cb8a897de7802f422)
116020011SCédric Le Goater /*
216020011SCédric Le Goater  *  ASPEED AST2400 I2C Controller
316020011SCédric Le Goater  *
416020011SCédric Le Goater  *  Copyright (C) 2016 IBM Corp.
516020011SCédric Le Goater  *
616020011SCédric Le Goater  *  This program is free software; you can redistribute it and/or modify
716020011SCédric Le Goater  *  it under the terms of the GNU General Public License as published by
816020011SCédric Le Goater  *  the Free Software Foundation; either version 2 of the License, or
916020011SCédric Le Goater  *  (at your option) any later version.
1016020011SCédric Le Goater  *
1116020011SCédric Le Goater  *  This program is distributed in the hope that it will be useful,
1216020011SCédric Le Goater  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
1316020011SCédric Le Goater  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1416020011SCédric Le Goater  *  GNU General Public License for more details.
1516020011SCédric Le Goater  *
1616020011SCédric Le Goater  *  You should have received a copy of the GNU General Public License along
1716020011SCédric Le Goater  *  with this program; if not, write to the Free Software Foundation, Inc.,
1816020011SCédric Le Goater  *  51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
1916020011SCédric Le Goater  */
20ec150c7eSMarkus Armbruster 
2116020011SCédric Le Goater #ifndef ASPEED_I2C_H
2216020011SCédric Le Goater #define ASPEED_I2C_H
2316020011SCédric Le Goater 
2416020011SCédric Le Goater #include "hw/i2c/i2c.h"
25ec150c7eSMarkus Armbruster #include "hw/sysbus.h"
26e532cd04SJoe Komlodi #include "hw/registerfields.h"
27db1015e9SEduardo Habkost #include "qom/object.h"
2816020011SCédric Le Goater 
2916020011SCédric Le Goater #define TYPE_ASPEED_I2C "aspeed.i2c"
30f7da1aa8SCédric Le Goater #define TYPE_ASPEED_2400_I2C TYPE_ASPEED_I2C "-ast2400"
31f7da1aa8SCédric Le Goater #define TYPE_ASPEED_2500_I2C TYPE_ASPEED_I2C "-ast2500"
3251dd4923SCédric Le Goater #define TYPE_ASPEED_2600_I2C TYPE_ASPEED_I2C "-ast2600"
33b35802ceSCédric Le Goater #define TYPE_ASPEED_1030_I2C TYPE_ASPEED_I2C "-ast1030"
34a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(AspeedI2CState, AspeedI2CClass, ASPEED_I2C)
3516020011SCédric Le Goater 
3651dd4923SCédric Le Goater #define ASPEED_I2C_NR_BUSSES 16
376054fc73SCédric Le Goater #define ASPEED_I2C_MAX_POOL_SIZE 0x800
382260fc6fSJoe Komlodi #define ASPEED_I2C_OLD_NUM_REG 11
39ba2cccd6SJoe Komlodi #define ASPEED_I2C_NEW_NUM_REG 22
4016020011SCédric Le Goater 
41e532cd04SJoe Komlodi /* Tx State Machine */
42e532cd04SJoe Komlodi #define   I2CD_TX_STATE_MASK                  0xf
43e532cd04SJoe Komlodi #define     I2CD_IDLE                         0x0
44e532cd04SJoe Komlodi #define     I2CD_MACTIVE                      0x8
45e532cd04SJoe Komlodi #define     I2CD_MSTART                       0x9
46e532cd04SJoe Komlodi #define     I2CD_MSTARTR                      0xa
47e532cd04SJoe Komlodi #define     I2CD_MSTOP                        0xb
48e532cd04SJoe Komlodi #define     I2CD_MTXD                         0xc
49e532cd04SJoe Komlodi #define     I2CD_MRXACK                       0xd
50e532cd04SJoe Komlodi #define     I2CD_MRXD                         0xe
51e532cd04SJoe Komlodi #define     I2CD_MTXACK                       0xf
52e532cd04SJoe Komlodi #define     I2CD_SWAIT                        0x1
53e532cd04SJoe Komlodi #define     I2CD_SRXD                         0x4
54e532cd04SJoe Komlodi #define     I2CD_STXACK                       0x5
55e532cd04SJoe Komlodi #define     I2CD_STXD                         0x6
56e532cd04SJoe Komlodi #define     I2CD_SRXACK                       0x7
57e532cd04SJoe Komlodi #define     I2CD_RECOVER                      0x3
58e532cd04SJoe Komlodi 
59e532cd04SJoe Komlodi /* I2C Global Register */
60e532cd04SJoe Komlodi REG32(I2C_CTRL_STATUS, 0x0) /* Device Interrupt Status */
61e532cd04SJoe Komlodi REG32(I2C_CTRL_ASSIGN, 0x8) /* Device Interrupt Target Assignment */
62e532cd04SJoe Komlodi REG32(I2C_CTRL_GLOBAL, 0xC) /* Global Control Register */
63e532cd04SJoe Komlodi     FIELD(I2C_CTRL_GLOBAL, REG_MODE, 2, 1)
64e532cd04SJoe Komlodi     FIELD(I2C_CTRL_GLOBAL, SRAM_EN, 0, 1)
65e532cd04SJoe Komlodi REG32(I2C_CTRL_NEW_CLK_DIVIDER, 0x10) /* New mode clock divider */
66e532cd04SJoe Komlodi 
67e532cd04SJoe Komlodi /* I2C Old Mode Device (Bus) Register */
68e532cd04SJoe Komlodi REG32(I2CD_FUN_CTRL, 0x0) /* I2CD Function Control  */
69e532cd04SJoe Komlodi     FIELD(I2CD_FUN_CTRL, POOL_PAGE_SEL, 20, 3) /* AST2400 */
70e532cd04SJoe Komlodi     SHARED_FIELD(M_SDA_LOCK_EN, 16, 1)
71e532cd04SJoe Komlodi     SHARED_FIELD(MULTI_MASTER_DIS, 15, 1)
72e532cd04SJoe Komlodi     SHARED_FIELD(M_SCL_DRIVE_EN, 14, 1)
73e532cd04SJoe Komlodi     SHARED_FIELD(MSB_STS, 9, 1)
74e532cd04SJoe Komlodi     SHARED_FIELD(SDA_DRIVE_IT_EN, 8, 1)
75e532cd04SJoe Komlodi     SHARED_FIELD(M_SDA_DRIVE_IT_EN, 7, 1)
76e532cd04SJoe Komlodi     SHARED_FIELD(M_HIGH_SPEED_EN, 6, 1)
77e532cd04SJoe Komlodi     SHARED_FIELD(DEF_ADDR_EN, 5, 1)
78e532cd04SJoe Komlodi     SHARED_FIELD(DEF_ALERT_EN, 4, 1)
79e532cd04SJoe Komlodi     SHARED_FIELD(DEF_ARP_EN, 3, 1)
80e532cd04SJoe Komlodi     SHARED_FIELD(DEF_GCALL_EN, 2, 1)
81e532cd04SJoe Komlodi     SHARED_FIELD(SLAVE_EN, 1, 1)
82e532cd04SJoe Komlodi     SHARED_FIELD(MASTER_EN, 0, 1)
83e532cd04SJoe Komlodi REG32(I2CD_AC_TIMING1, 0x04) /* Clock and AC Timing Control #1 */
84e532cd04SJoe Komlodi REG32(I2CD_AC_TIMING2, 0x08) /* Clock and AC Timing Control #2 */
85e532cd04SJoe Komlodi REG32(I2CD_INTR_CTRL, 0x0C)  /* I2CD Interrupt Control */
86e532cd04SJoe Komlodi REG32(I2CD_INTR_STS, 0x10)   /* I2CD Interrupt Status */
87e532cd04SJoe Komlodi     SHARED_FIELD(SLAVE_ADDR_MATCH, 31, 1)    /* 0: addr1 1: addr2 */
88e532cd04SJoe Komlodi     SHARED_FIELD(SLAVE_ADDR_RX_PENDING, 29, 1)
89e532cd04SJoe Komlodi     SHARED_FIELD(SLAVE_INACTIVE_TIMEOUT, 15, 1)
90e532cd04SJoe Komlodi     SHARED_FIELD(SDA_DL_TIMEOUT, 14, 1)
91e532cd04SJoe Komlodi     SHARED_FIELD(BUS_RECOVER_DONE, 13, 1)
92e532cd04SJoe Komlodi     SHARED_FIELD(SMBUS_ALERT, 12, 1)                    /* Bus [0-3] only */
93e532cd04SJoe Komlodi     FIELD(I2CD_INTR_STS, SMBUS_ARP_ADDR, 11, 1)         /* Removed */
94e532cd04SJoe Komlodi     FIELD(I2CD_INTR_STS, SMBUS_DEV_ALERT_ADDR, 10, 1)   /* Removed */
95e532cd04SJoe Komlodi     FIELD(I2CD_INTR_STS, SMBUS_DEF_ADDR, 9, 1)          /* Removed */
96e532cd04SJoe Komlodi     FIELD(I2CD_INTR_STS, GCALL_ADDR, 8, 1)              /* Removed */
97e532cd04SJoe Komlodi     FIELD(I2CD_INTR_STS, SLAVE_ADDR_RX_MATCH, 7, 1)     /* use RX_DONE */
98e532cd04SJoe Komlodi     SHARED_FIELD(SCL_TIMEOUT, 6, 1)
99e532cd04SJoe Komlodi     SHARED_FIELD(ABNORMAL, 5, 1)
100e532cd04SJoe Komlodi     SHARED_FIELD(NORMAL_STOP, 4, 1)
101e532cd04SJoe Komlodi     SHARED_FIELD(ARBIT_LOSS, 3, 1)
102e532cd04SJoe Komlodi     SHARED_FIELD(RX_DONE, 2, 1)
103e532cd04SJoe Komlodi     SHARED_FIELD(TX_NAK, 1, 1)
104e532cd04SJoe Komlodi     SHARED_FIELD(TX_ACK, 0, 1)
105e532cd04SJoe Komlodi REG32(I2CD_CMD, 0x14) /* I2CD Command/Status */
106e532cd04SJoe Komlodi     SHARED_FIELD(SDA_OE, 28, 1)
107e532cd04SJoe Komlodi     SHARED_FIELD(SDA_O, 27, 1)
108e532cd04SJoe Komlodi     SHARED_FIELD(SCL_OE, 26, 1)
109e532cd04SJoe Komlodi     SHARED_FIELD(SCL_O, 25, 1)
110e532cd04SJoe Komlodi     SHARED_FIELD(TX_TIMING, 23, 2)
111e532cd04SJoe Komlodi     SHARED_FIELD(TX_STATE, 19, 4)
112e532cd04SJoe Komlodi     SHARED_FIELD(SCL_LINE_STS, 18, 1)
113e532cd04SJoe Komlodi     SHARED_FIELD(SDA_LINE_STS, 17, 1)
114e532cd04SJoe Komlodi     SHARED_FIELD(BUS_BUSY_STS, 16, 1)
115e532cd04SJoe Komlodi     SHARED_FIELD(SDA_OE_OUT_DIR, 15, 1)
116e532cd04SJoe Komlodi     SHARED_FIELD(SDA_O_OUT_DIR, 14, 1)
117e532cd04SJoe Komlodi     SHARED_FIELD(SCL_OE_OUT_DIR, 13, 1)
118e532cd04SJoe Komlodi     SHARED_FIELD(SCL_O_OUT_DIR, 12, 1)
119e532cd04SJoe Komlodi     SHARED_FIELD(BUS_RECOVER_CMD_EN, 11, 1)
120e532cd04SJoe Komlodi     SHARED_FIELD(S_ALT_EN, 10, 1)
121e532cd04SJoe Komlodi     /* Command Bits */
122e532cd04SJoe Komlodi     SHARED_FIELD(RX_DMA_EN, 9, 1)
123e532cd04SJoe Komlodi     SHARED_FIELD(TX_DMA_EN, 8, 1)
124e532cd04SJoe Komlodi     SHARED_FIELD(RX_BUFF_EN, 7, 1)
125e532cd04SJoe Komlodi     SHARED_FIELD(TX_BUFF_EN, 6, 1)
126e532cd04SJoe Komlodi     SHARED_FIELD(M_STOP_CMD, 5, 1)
127e532cd04SJoe Komlodi     SHARED_FIELD(M_S_RX_CMD_LAST, 4, 1)
128e532cd04SJoe Komlodi     SHARED_FIELD(M_RX_CMD, 3, 1)
129e532cd04SJoe Komlodi     SHARED_FIELD(S_TX_CMD, 2, 1)
130e532cd04SJoe Komlodi     SHARED_FIELD(M_TX_CMD, 1, 1)
131e532cd04SJoe Komlodi     SHARED_FIELD(M_START_CMD, 0, 1)
132e532cd04SJoe Komlodi REG32(I2CD_DEV_ADDR, 0x18) /* Slave Device Address */
133e532cd04SJoe Komlodi REG32(I2CD_POOL_CTRL, 0x1C) /* Pool Buffer Control */
134e532cd04SJoe Komlodi     SHARED_FIELD(RX_COUNT, 24, 5)
135e532cd04SJoe Komlodi     SHARED_FIELD(RX_SIZE, 16, 5)
136e532cd04SJoe Komlodi     SHARED_FIELD(TX_COUNT, 9, 5)
137e532cd04SJoe Komlodi     FIELD(I2CD_POOL_CTRL, OFFSET, 2, 6) /* AST2400 */
138e532cd04SJoe Komlodi REG32(I2CD_BYTE_BUF, 0x20) /* Transmit/Receive Byte Buffer */
139e532cd04SJoe Komlodi     SHARED_FIELD(RX_BUF, 8, 8)
140e532cd04SJoe Komlodi     SHARED_FIELD(TX_BUF, 0, 8)
141e532cd04SJoe Komlodi REG32(I2CD_DMA_ADDR, 0x24) /* DMA Buffer Address */
142e532cd04SJoe Komlodi REG32(I2CD_DMA_LEN, 0x28) /* DMA Transfer Length < 4KB */
143e532cd04SJoe Komlodi 
144e532cd04SJoe Komlodi /* I2C New Mode Device (Bus) Register */
145e532cd04SJoe Komlodi REG32(I2CC_FUN_CTRL, 0x0)
146e532cd04SJoe Komlodi     FIELD(I2CC_FUN_CTRL, RB_EARLY_DONE_EN, 22, 1)
147e532cd04SJoe Komlodi     FIELD(I2CC_FUN_CTRL, DMA_DIS_AUTO_RECOVER, 21, 1)
148e532cd04SJoe Komlodi     FIELD(I2CC_FUN_CTRL, S_SAVE_ADDR, 20, 1)
149e532cd04SJoe Komlodi     FIELD(I2CC_FUN_CTRL, M_PKT_RETRY_CNT, 18, 2)
150e532cd04SJoe Komlodi     /* 17:0 shared with I2CD_FUN_CTRL[17:0] */
151e532cd04SJoe Komlodi REG32(I2CC_AC_TIMING, 0x04)
152e532cd04SJoe Komlodi REG32(I2CC_MS_TXRX_BYTE_BUF, 0x08)
153e532cd04SJoe Komlodi     /* 31:16 shared with I2CD_CMD[31:16] */
154e532cd04SJoe Komlodi     /* 15:0  shared with I2CD_BYTE_BUF[15:0] */
155e532cd04SJoe Komlodi REG32(I2CC_POOL_CTRL, 0x0c)
156e532cd04SJoe Komlodi     /* 31:0 shared with I2CD_POOL_CTRL[31:0] */
157e532cd04SJoe Komlodi REG32(I2CM_INTR_CTRL, 0x10)
158e532cd04SJoe Komlodi REG32(I2CM_INTR_STS, 0x14)
159e532cd04SJoe Komlodi     FIELD(I2CM_INTR_STS, PKT_STATE, 28, 4)
160e532cd04SJoe Komlodi     FIELD(I2CM_INTR_STS, PKT_CMD_TIMEOUT, 18, 1)
161e532cd04SJoe Komlodi     FIELD(I2CM_INTR_STS, PKT_CMD_FAIL, 17, 1)
162e532cd04SJoe Komlodi     FIELD(I2CM_INTR_STS, PKT_CMD_DONE, 16, 1)
163e532cd04SJoe Komlodi     FIELD(I2CM_INTR_STS, BUS_RECOVER_FAIL, 15, 1)
164e532cd04SJoe Komlodi     /* 14:0 shared with I2CD_INTR_STS[14:0] */
165e532cd04SJoe Komlodi REG32(I2CM_CMD, 0x18)
166e532cd04SJoe Komlodi     FIELD(I2CM_CMD, W1_CTRL, 31, 1)
167e532cd04SJoe Komlodi     FIELD(I2CM_CMD, PKT_DEV_ADDR, 24, 7)
168e532cd04SJoe Komlodi     FIELD(I2CM_CMD, HS_MASTER_MODE_LSB, 17, 3)
169e532cd04SJoe Komlodi     FIELD(I2CM_CMD, PKT_OP_EN, 16, 1)
170e532cd04SJoe Komlodi     /* 15:0 shared with I2CD_CMD[15:0] */
171e532cd04SJoe Komlodi REG32(I2CM_DMA_LEN, 0x1c)
172e532cd04SJoe Komlodi     FIELD(I2CM_DMA_LEN, RX_BUF_LEN_W1T, 31, 1)
173e532cd04SJoe Komlodi     FIELD(I2CM_DMA_LEN, RX_BUF_LEN, 16, 11)
174e532cd04SJoe Komlodi     FIELD(I2CM_DMA_LEN, TX_BUF_LEN_W1T, 15, 1)
175e532cd04SJoe Komlodi     FIELD(I2CM_DMA_LEN, TX_BUF_LEN, 0, 11)
176e532cd04SJoe Komlodi REG32(I2CS_INTR_CTRL, 0x20)
177e532cd04SJoe Komlodi REG32(I2CS_INTR_STS, 0x24)
178e532cd04SJoe Komlodi     /* 31:29 shared with I2CD_INTR_STS[31:29] */
179e532cd04SJoe Komlodi     FIELD(I2CS_INTR_STS, SLAVE_PARKING_STS, 24, 2)
180e532cd04SJoe Komlodi     FIELD(I2CS_INTR_STS, SLAVE_ADDR3_NAK, 22, 1)
181e532cd04SJoe Komlodi     FIELD(I2CS_INTR_STS, SLAVE_ADDR2_NAK, 21, 1)
182e532cd04SJoe Komlodi     FIELD(I2CS_INTR_STS, SLAVE_ADDR1_NAK, 20, 1)
183e532cd04SJoe Komlodi     FIELD(I2CS_INTR_STS, SLAVE_ADDR_INDICATOR, 18, 2)
184e532cd04SJoe Komlodi     FIELD(I2CS_INTR_STS, PKT_CMD_FAIL, 17, 1)
185e532cd04SJoe Komlodi     FIELD(I2CS_INTR_STS, PKT_CMD_DONE, 16, 1)
186e532cd04SJoe Komlodi     /* 14:0 shared with I2CD_INTR_STS[14:0] */
187e532cd04SJoe Komlodi REG32(I2CS_CMD, 0x28)
188e532cd04SJoe Komlodi     FIELD(I2CS_CMD, W1_CTRL, 31, 1)
189e532cd04SJoe Komlodi     FIELD(I2CS_CMD, PKT_MODE_ACTIVE_ADDR, 17, 2)
190e532cd04SJoe Komlodi     FIELD(I2CS_CMD, PKT_MODE_EN, 16, 1)
191e532cd04SJoe Komlodi     FIELD(I2CS_CMD, AUTO_NAK_INACTIVE_ADDR, 15, 1)
192e532cd04SJoe Komlodi     FIELD(I2CS_CMD, AUTO_NAK_ACTIVE_ADDR, 14, 1)
193e532cd04SJoe Komlodi     /* 13:0 shared with I2CD_CMD[13:0] */
194e532cd04SJoe Komlodi REG32(I2CS_DMA_LEN, 0x2c)
195e532cd04SJoe Komlodi     FIELD(I2CS_DMA_LEN, RX_BUF_LEN_W1T, 31, 1)
196e532cd04SJoe Komlodi     FIELD(I2CS_DMA_LEN, RX_BUF_LEN, 16, 11)
197e532cd04SJoe Komlodi     FIELD(I2CS_DMA_LEN, TX_BUF_LEN_W1T, 15, 1)
198e532cd04SJoe Komlodi     FIELD(I2CS_DMA_LEN, TX_BUF_LEN, 0, 11)
199e532cd04SJoe Komlodi REG32(I2CM_DMA_TX_ADDR, 0x30)
200e532cd04SJoe Komlodi     FIELD(I2CM_DMA_TX_ADDR, ADDR, 0, 31)
201e532cd04SJoe Komlodi REG32(I2CM_DMA_RX_ADDR, 0x34)
202e532cd04SJoe Komlodi     FIELD(I2CM_DMA_RX_ADDR, ADDR, 0, 31)
203e532cd04SJoe Komlodi REG32(I2CS_DMA_TX_ADDR, 0x38)
204e532cd04SJoe Komlodi     FIELD(I2CS_DMA_TX_ADDR, ADDR, 0, 31)
205e532cd04SJoe Komlodi REG32(I2CS_DMA_RX_ADDR, 0x3c)
206e532cd04SJoe Komlodi     FIELD(I2CS_DMA_RX_ADDR, ADDR, 0, 31)
207e532cd04SJoe Komlodi REG32(I2CS_DEV_ADDR, 0x40)
208e532cd04SJoe Komlodi REG32(I2CM_DMA_LEN_STS, 0x48)
209e532cd04SJoe Komlodi     FIELD(I2CM_DMA_LEN_STS, RX_LEN, 16, 13)
210e532cd04SJoe Komlodi     FIELD(I2CM_DMA_LEN_STS, TX_LEN, 0, 13)
211e532cd04SJoe Komlodi REG32(I2CS_DMA_LEN_STS, 0x4c)
212e532cd04SJoe Komlodi     FIELD(I2CS_DMA_LEN_STS, RX_LEN, 16, 13)
213e532cd04SJoe Komlodi     FIELD(I2CS_DMA_LEN_STS, TX_LEN, 0, 13)
214e532cd04SJoe Komlodi REG32(I2CC_DMA_ADDR, 0x50)
215e532cd04SJoe Komlodi REG32(I2CC_DMA_LEN, 0x54)
216e532cd04SJoe Komlodi 
21716020011SCédric Le Goater struct AspeedI2CState;
21816020011SCédric Le Goater 
21960261038SCédric Le Goater #define TYPE_ASPEED_I2C_BUS "aspeed.i2c.bus"
22060261038SCédric Le Goater OBJECT_DECLARE_SIMPLE_TYPE(AspeedI2CBus, ASPEED_I2C_BUS)
22160261038SCédric Le Goater struct AspeedI2CBus {
22260261038SCédric Le Goater     SysBusDevice parent_obj;
22360261038SCédric Le Goater 
22416020011SCédric Le Goater     struct AspeedI2CState *controller;
22516020011SCédric Le Goater 
226*a8d48f59SKlaus Jensen     /* slave mode */
227*a8d48f59SKlaus Jensen     I2CSlave *slave;
228*a8d48f59SKlaus Jensen 
22916020011SCédric Le Goater     MemoryRegion mr;
23016020011SCédric Le Goater 
23116020011SCédric Le Goater     I2CBus *bus;
23216020011SCédric Le Goater     uint8_t id;
23351dd4923SCédric Le Goater     qemu_irq irq;
23416020011SCédric Le Goater 
235ba2cccd6SJoe Komlodi     uint32_t regs[ASPEED_I2C_NEW_NUM_REG];
23660261038SCédric Le Goater };
23716020011SCédric Le Goater 
238db1015e9SEduardo Habkost struct AspeedI2CState {
23916020011SCédric Le Goater     SysBusDevice parent_obj;
24016020011SCédric Le Goater 
24116020011SCédric Le Goater     MemoryRegion iomem;
24216020011SCédric Le Goater     qemu_irq irq;
24316020011SCédric Le Goater 
24416020011SCédric Le Goater     uint32_t intr_status;
245aab90b1cSCédric Le Goater     uint32_t ctrl_global;
246ba2cccd6SJoe Komlodi     uint32_t new_clk_divider;
2476054fc73SCédric Le Goater     MemoryRegion pool_iomem;
2486054fc73SCédric Le Goater     uint8_t pool[ASPEED_I2C_MAX_POOL_SIZE];
24916020011SCédric Le Goater 
25016020011SCédric Le Goater     AspeedI2CBus busses[ASPEED_I2C_NR_BUSSES];
251545d6befSCédric Le Goater     MemoryRegion *dram_mr;
252545d6befSCédric Le Goater     AddressSpace dram_as;
253db1015e9SEduardo Habkost };
25416020011SCédric Le Goater 
255*a8d48f59SKlaus Jensen #define TYPE_ASPEED_I2C_BUS_SLAVE "aspeed.i2c.slave"
256*a8d48f59SKlaus Jensen OBJECT_DECLARE_SIMPLE_TYPE(AspeedI2CBusSlave, ASPEED_I2C_BUS_SLAVE)
257*a8d48f59SKlaus Jensen struct AspeedI2CBusSlave {
258*a8d48f59SKlaus Jensen     I2CSlave i2c;
259*a8d48f59SKlaus Jensen };
260f7da1aa8SCédric Le Goater 
261db1015e9SEduardo Habkost struct AspeedI2CClass {
262f7da1aa8SCédric Le Goater     SysBusDeviceClass parent_class;
263f7da1aa8SCédric Le Goater 
264f7da1aa8SCédric Le Goater     uint8_t num_busses;
265f7da1aa8SCédric Le Goater     uint8_t reg_size;
266f7da1aa8SCédric Le Goater     uint8_t gap;
26751dd4923SCédric Le Goater     qemu_irq (*bus_get_irq)(AspeedI2CBus *);
2686054fc73SCédric Le Goater 
2696054fc73SCédric Le Goater     uint64_t pool_size;
2706054fc73SCédric Le Goater     hwaddr pool_base;
2716054fc73SCédric Le Goater     uint8_t *(*bus_pool_base)(AspeedI2CBus *);
272aab90b1cSCédric Le Goater     bool check_sram;
273545d6befSCédric Le Goater     bool has_dma;
274aab90b1cSCédric Le Goater 
275db1015e9SEduardo Habkost };
276f7da1aa8SCédric Le Goater 
277e532cd04SJoe Komlodi static inline bool aspeed_i2c_is_new_mode(AspeedI2CState *s)
278e532cd04SJoe Komlodi {
279e532cd04SJoe Komlodi     return FIELD_EX32(s->ctrl_global, I2C_CTRL_GLOBAL, REG_MODE);
280e532cd04SJoe Komlodi }
281e532cd04SJoe Komlodi 
282e532cd04SJoe Komlodi static inline bool aspeed_i2c_bus_pkt_mode_en(AspeedI2CBus *bus)
283e532cd04SJoe Komlodi {
284e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
285e532cd04SJoe Komlodi         return ARRAY_FIELD_EX32(bus->regs, I2CM_CMD, PKT_OP_EN);
286e532cd04SJoe Komlodi     }
287e532cd04SJoe Komlodi     return false;
288e532cd04SJoe Komlodi }
289e532cd04SJoe Komlodi 
290e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_ctrl_offset(AspeedI2CBus *bus)
291e532cd04SJoe Komlodi {
292e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
293e532cd04SJoe Komlodi         return R_I2CC_FUN_CTRL;
294e532cd04SJoe Komlodi     }
295e532cd04SJoe Komlodi     return R_I2CD_FUN_CTRL;
296e532cd04SJoe Komlodi }
297e532cd04SJoe Komlodi 
298e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_cmd_offset(AspeedI2CBus *bus)
299e532cd04SJoe Komlodi {
300e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
301e532cd04SJoe Komlodi         return R_I2CM_CMD;
302e532cd04SJoe Komlodi     }
303e532cd04SJoe Komlodi     return R_I2CD_CMD;
304e532cd04SJoe Komlodi }
305e532cd04SJoe Komlodi 
306d72a712cSKlaus Jensen static inline uint32_t aspeed_i2c_bus_dev_addr_offset(AspeedI2CBus *bus)
307d72a712cSKlaus Jensen {
308d72a712cSKlaus Jensen     if (aspeed_i2c_is_new_mode(bus->controller)) {
309d72a712cSKlaus Jensen         return R_I2CS_DEV_ADDR;
310d72a712cSKlaus Jensen     }
311d72a712cSKlaus Jensen     return R_I2CD_DEV_ADDR;
312d72a712cSKlaus Jensen }
313d72a712cSKlaus Jensen 
314e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_intr_ctrl_offset(AspeedI2CBus *bus)
315e532cd04SJoe Komlodi {
316e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
317e532cd04SJoe Komlodi         return R_I2CM_INTR_CTRL;
318e532cd04SJoe Komlodi     }
319e532cd04SJoe Komlodi     return R_I2CD_INTR_CTRL;
320e532cd04SJoe Komlodi }
321e532cd04SJoe Komlodi 
322e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_intr_sts_offset(AspeedI2CBus *bus)
323e532cd04SJoe Komlodi {
324e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
325e532cd04SJoe Komlodi         return R_I2CM_INTR_STS;
326e532cd04SJoe Komlodi     }
327e532cd04SJoe Komlodi     return R_I2CD_INTR_STS;
328e532cd04SJoe Komlodi }
329e532cd04SJoe Komlodi 
330e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_pool_ctrl_offset(AspeedI2CBus *bus)
331e532cd04SJoe Komlodi {
332e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
333e532cd04SJoe Komlodi         return R_I2CC_POOL_CTRL;
334e532cd04SJoe Komlodi     }
335e532cd04SJoe Komlodi     return R_I2CD_POOL_CTRL;
336e532cd04SJoe Komlodi }
337e532cd04SJoe Komlodi 
338e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_byte_buf_offset(AspeedI2CBus *bus)
339e532cd04SJoe Komlodi {
340e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
341e532cd04SJoe Komlodi         return R_I2CC_MS_TXRX_BYTE_BUF;
342e532cd04SJoe Komlodi     }
343e532cd04SJoe Komlodi     return R_I2CD_BYTE_BUF;
344e532cd04SJoe Komlodi }
345e532cd04SJoe Komlodi 
346e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_dma_len_offset(AspeedI2CBus *bus)
347e532cd04SJoe Komlodi {
348e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
349e532cd04SJoe Komlodi         return R_I2CC_DMA_LEN;
350e532cd04SJoe Komlodi     }
351e532cd04SJoe Komlodi     return R_I2CD_DMA_LEN;
352e532cd04SJoe Komlodi }
353e532cd04SJoe Komlodi 
354e532cd04SJoe Komlodi static inline uint32_t aspeed_i2c_bus_dma_addr_offset(AspeedI2CBus *bus)
355e532cd04SJoe Komlodi {
356e532cd04SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
357e532cd04SJoe Komlodi         return R_I2CC_DMA_ADDR;
358e532cd04SJoe Komlodi     }
359e532cd04SJoe Komlodi     return R_I2CD_DMA_ADDR;
360e532cd04SJoe Komlodi }
361e532cd04SJoe Komlodi 
362e532cd04SJoe Komlodi static inline bool aspeed_i2c_bus_is_master(AspeedI2CBus *bus)
363e532cd04SJoe Komlodi {
364e532cd04SJoe Komlodi     return SHARED_ARRAY_FIELD_EX32(bus->regs, aspeed_i2c_bus_ctrl_offset(bus),
365e532cd04SJoe Komlodi                                    MASTER_EN);
366e532cd04SJoe Komlodi }
367e532cd04SJoe Komlodi 
368e532cd04SJoe Komlodi static inline bool aspeed_i2c_bus_is_enabled(AspeedI2CBus *bus)
369e532cd04SJoe Komlodi {
370e532cd04SJoe Komlodi     uint32_t ctrl_reg = aspeed_i2c_bus_ctrl_offset(bus);
371e532cd04SJoe Komlodi     return SHARED_ARRAY_FIELD_EX32(bus->regs, ctrl_reg, MASTER_EN) ||
372e532cd04SJoe Komlodi            SHARED_ARRAY_FIELD_EX32(bus->regs, ctrl_reg, SLAVE_EN);
373e532cd04SJoe Komlodi }
374e532cd04SJoe Komlodi 
3757a204cbdSPhilippe Mathieu-Daudé I2CBus *aspeed_i2c_get_bus(AspeedI2CState *s, int busnr);
37616020011SCédric Le Goater 
37716020011SCédric Le Goater #endif /* ASPEED_I2C_H */
378