xref: /qemu/include/hw/arm/smmu-common.h (revision cc27ed81cf11d5b7ffc7eca9f31dfcd82c983c56)
1527773eeSEric Auger /*
2527773eeSEric Auger  * ARM SMMU Support
3527773eeSEric Auger  *
4527773eeSEric Auger  * Copyright (C) 2015-2016 Broadcom Corporation
5527773eeSEric Auger  * Copyright (c) 2017 Red Hat, Inc.
6527773eeSEric Auger  * Written by Prem Mallappa, Eric Auger
7527773eeSEric Auger  *
8527773eeSEric Auger  * This program is free software; you can redistribute it and/or modify
9527773eeSEric Auger  * it under the terms of the GNU General Public License version 2 as
10527773eeSEric Auger  * published by the Free Software Foundation.
11527773eeSEric Auger  *
12527773eeSEric Auger  * This program is distributed in the hope that it will be useful,
13527773eeSEric Auger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14527773eeSEric Auger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15527773eeSEric Auger  * GNU General Public License for more details.
16527773eeSEric Auger  *
17527773eeSEric Auger  */
18527773eeSEric Auger 
19527773eeSEric Auger #ifndef HW_ARM_SMMU_COMMON_H
20527773eeSEric Auger #define HW_ARM_SMMU_COMMON_H
21527773eeSEric Auger 
22527773eeSEric Auger #include "hw/sysbus.h"
23527773eeSEric Auger #include "hw/pci/pci.h"
24527773eeSEric Auger 
25527773eeSEric Auger #define SMMU_PCI_BUS_MAX      256
26527773eeSEric Auger #define SMMU_PCI_DEVFN_MAX    256
27527773eeSEric Auger 
28527773eeSEric Auger #define SMMU_MAX_VA_BITS      48
29527773eeSEric Auger 
30527773eeSEric Auger /*
31527773eeSEric Auger  * Page table walk error types
32527773eeSEric Auger  */
33527773eeSEric Auger typedef enum {
34527773eeSEric Auger     SMMU_PTW_ERR_NONE,
35527773eeSEric Auger     SMMU_PTW_ERR_WALK_EABT,   /* Translation walk external abort */
36527773eeSEric Auger     SMMU_PTW_ERR_TRANSLATION, /* Translation fault */
37527773eeSEric Auger     SMMU_PTW_ERR_ADDR_SIZE,   /* Address Size fault */
38527773eeSEric Auger     SMMU_PTW_ERR_ACCESS,      /* Access fault */
39527773eeSEric Auger     SMMU_PTW_ERR_PERMISSION,  /* Permission fault */
40527773eeSEric Auger } SMMUPTWEventType;
41527773eeSEric Auger 
42527773eeSEric Auger typedef struct SMMUPTWEventInfo {
43527773eeSEric Auger     SMMUPTWEventType type;
44527773eeSEric Auger     dma_addr_t addr; /* fetched address that induced an abort, if any */
45527773eeSEric Auger } SMMUPTWEventInfo;
46527773eeSEric Auger 
47527773eeSEric Auger typedef struct SMMUTransTableInfo {
48527773eeSEric Auger     bool disabled;             /* is the translation table disabled? */
49527773eeSEric Auger     uint64_t ttb;              /* TT base address */
50527773eeSEric Auger     uint8_t tsz;               /* input range, ie. 2^(64 -tsz)*/
51527773eeSEric Auger     uint8_t granule_sz;        /* granule page shift */
52527773eeSEric Auger } SMMUTransTableInfo;
53527773eeSEric Auger 
54527773eeSEric Auger /*
55527773eeSEric Auger  * Generic structure populated by derived SMMU devices
56527773eeSEric Auger  * after decoding the configuration information and used as
57527773eeSEric Auger  * input to the page table walk
58527773eeSEric Auger  */
59527773eeSEric Auger typedef struct SMMUTransCfg {
60527773eeSEric Auger     int stage;                 /* translation stage */
61527773eeSEric Auger     bool aa64;                 /* arch64 or aarch32 translation table */
62527773eeSEric Auger     bool disabled;             /* smmu is disabled */
63527773eeSEric Auger     bool bypassed;             /* translation is bypassed */
64527773eeSEric Auger     bool aborted;              /* translation is aborted */
65527773eeSEric Auger     uint64_t ttb;              /* TT base address */
66527773eeSEric Auger     uint8_t oas;               /* output address width */
67527773eeSEric Auger     uint8_t tbi;               /* Top Byte Ignore */
68527773eeSEric Auger     uint16_t asid;
69527773eeSEric Auger     SMMUTransTableInfo tt[2];
70*cc27ed81SEric Auger     uint32_t iotlb_hits;       /* counts IOTLB hits for this asid */
71*cc27ed81SEric Auger     uint32_t iotlb_misses;     /* counts IOTLB misses for this asid */
72527773eeSEric Auger } SMMUTransCfg;
73527773eeSEric Auger 
74527773eeSEric Auger typedef struct SMMUDevice {
75527773eeSEric Auger     void               *smmu;
76527773eeSEric Auger     PCIBus             *bus;
77527773eeSEric Auger     int                devfn;
78527773eeSEric Auger     IOMMUMemoryRegion  iommu;
79527773eeSEric Auger     AddressSpace       as;
8032cfd7f3SEric Auger     uint32_t           cfg_cache_hits;
8132cfd7f3SEric Auger     uint32_t           cfg_cache_misses;
82527773eeSEric Auger } SMMUDevice;
83527773eeSEric Auger 
84527773eeSEric Auger typedef struct SMMUNotifierNode {
85527773eeSEric Auger     SMMUDevice *sdev;
86527773eeSEric Auger     QLIST_ENTRY(SMMUNotifierNode) next;
87527773eeSEric Auger } SMMUNotifierNode;
88527773eeSEric Auger 
89527773eeSEric Auger typedef struct SMMUPciBus {
90527773eeSEric Auger     PCIBus       *bus;
91527773eeSEric Auger     SMMUDevice   *pbdev[0]; /* Parent array is sparse, so dynamically alloc */
92527773eeSEric Auger } SMMUPciBus;
93527773eeSEric Auger 
94*cc27ed81SEric Auger typedef struct SMMUIOTLBKey {
95*cc27ed81SEric Auger     uint64_t iova;
96*cc27ed81SEric Auger     uint16_t asid;
97*cc27ed81SEric Auger } SMMUIOTLBKey;
98*cc27ed81SEric Auger 
99527773eeSEric Auger typedef struct SMMUState {
100527773eeSEric Auger     /* <private> */
101527773eeSEric Auger     SysBusDevice  dev;
102527773eeSEric Auger     const char *mrtypename;
103527773eeSEric Auger     MemoryRegion iomem;
104527773eeSEric Auger 
105527773eeSEric Auger     GHashTable *smmu_pcibus_by_busptr;
106527773eeSEric Auger     GHashTable *configs; /* cache for configuration data */
107527773eeSEric Auger     GHashTable *iotlb;
108527773eeSEric Auger     SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX];
109527773eeSEric Auger     PCIBus *pci_bus;
110527773eeSEric Auger     QLIST_HEAD(, SMMUNotifierNode) notifiers_list;
111527773eeSEric Auger     uint8_t bus_num;
112527773eeSEric Auger     PCIBus *primary_bus;
113527773eeSEric Auger } SMMUState;
114527773eeSEric Auger 
115527773eeSEric Auger typedef struct {
116527773eeSEric Auger     /* <private> */
117527773eeSEric Auger     SysBusDeviceClass parent_class;
118527773eeSEric Auger 
119527773eeSEric Auger     /*< public >*/
120527773eeSEric Auger 
121527773eeSEric Auger     DeviceRealize parent_realize;
122527773eeSEric Auger 
123527773eeSEric Auger } SMMUBaseClass;
124527773eeSEric Auger 
125527773eeSEric Auger #define TYPE_ARM_SMMU "arm-smmu"
126527773eeSEric Auger #define ARM_SMMU(obj) OBJECT_CHECK(SMMUState, (obj), TYPE_ARM_SMMU)
127527773eeSEric Auger #define ARM_SMMU_CLASS(klass)                                    \
128527773eeSEric Auger     OBJECT_CLASS_CHECK(SMMUBaseClass, (klass), TYPE_ARM_SMMU)
129527773eeSEric Auger #define ARM_SMMU_GET_CLASS(obj)                              \
130527773eeSEric Auger     OBJECT_GET_CLASS(SMMUBaseClass, (obj), TYPE_ARM_SMMU)
131527773eeSEric Auger 
132cac994efSEric Auger /* Return the SMMUPciBus handle associated to a PCI bus number */
133cac994efSEric Auger SMMUPciBus *smmu_find_smmu_pcibus(SMMUState *s, uint8_t bus_num);
134cac994efSEric Auger 
135cac994efSEric Auger /* Return the stream ID of an SMMU device */
136cac994efSEric Auger static inline uint16_t smmu_get_sid(SMMUDevice *sdev)
137cac994efSEric Auger {
138cac994efSEric Auger     return PCI_BUILD_BDF(pci_bus_num(sdev->bus), sdev->devfn);
139cac994efSEric Auger }
14093641948SEric Auger 
14193641948SEric Auger /**
14293641948SEric Auger  * smmu_ptw - Perform the page table walk for a given iova / access flags
14393641948SEric Auger  * pair, according to @cfg translation config
14493641948SEric Auger  */
14593641948SEric Auger int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm,
14693641948SEric Auger              IOMMUTLBEntry *tlbe, SMMUPTWEventInfo *info);
14793641948SEric Auger 
14893641948SEric Auger /**
14993641948SEric Auger  * select_tt - compute which translation table shall be used according to
15093641948SEric Auger  * the input iova and translation config and return the TT specific info
15193641948SEric Auger  */
15293641948SEric Auger SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova);
15393641948SEric Auger 
15432cfd7f3SEric Auger /* Return the iommu mr associated to @sid, or NULL if none */
15532cfd7f3SEric Auger IOMMUMemoryRegion *smmu_iommu_mr(SMMUState *s, uint32_t sid);
15632cfd7f3SEric Auger 
157*cc27ed81SEric Auger #define SMMU_IOTLB_MAX_SIZE 256
158*cc27ed81SEric Auger 
159*cc27ed81SEric Auger void smmu_iotlb_inv_all(SMMUState *s);
160*cc27ed81SEric Auger void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid);
161*cc27ed81SEric Auger void smmu_iotlb_inv_iova(SMMUState *s, uint16_t asid, dma_addr_t iova);
162*cc27ed81SEric Auger 
163527773eeSEric Auger #endif  /* HW_ARM_SMMU_COMMON */
164