xref: /qemu/include/hw/arm/smmu-common.h (revision a9e3f4c1ebeead57008ebe1c0e9f4e50d5020105)
1527773eeSEric Auger /*
2527773eeSEric Auger  * ARM SMMU Support
3527773eeSEric Auger  *
4527773eeSEric Auger  * Copyright (C) 2015-2016 Broadcom Corporation
5527773eeSEric Auger  * Copyright (c) 2017 Red Hat, Inc.
6527773eeSEric Auger  * Written by Prem Mallappa, Eric Auger
7527773eeSEric Auger  *
8527773eeSEric Auger  * This program is free software; you can redistribute it and/or modify
9527773eeSEric Auger  * it under the terms of the GNU General Public License version 2 as
10527773eeSEric Auger  * published by the Free Software Foundation.
11527773eeSEric Auger  *
12527773eeSEric Auger  * This program is distributed in the hope that it will be useful,
13527773eeSEric Auger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14527773eeSEric Auger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15527773eeSEric Auger  * GNU General Public License for more details.
16527773eeSEric Auger  *
17527773eeSEric Auger  */
18527773eeSEric Auger 
19527773eeSEric Auger #ifndef HW_ARM_SMMU_COMMON_H
20527773eeSEric Auger #define HW_ARM_SMMU_COMMON_H
21527773eeSEric Auger 
22527773eeSEric Auger #include "hw/sysbus.h"
23527773eeSEric Auger #include "hw/pci/pci.h"
24db1015e9SEduardo Habkost #include "qom/object.h"
25527773eeSEric Auger 
26527773eeSEric Auger #define SMMU_PCI_BUS_MAX                    256
27527773eeSEric Auger #define SMMU_PCI_DEVFN_MAX                  256
28b78aae9bSEric Auger #define SMMU_PCI_DEVFN(sid)                 (sid & 0xFF)
29527773eeSEric Auger 
30bcc919e7SMostafa Saleh /* VMSAv8-64 Translation constants and functions */
31bcc919e7SMostafa Saleh #define VMSA_LEVELS                         4
3221eb5b5cSMostafa Saleh #define VMSA_MAX_S2_CONCAT                  16
33bcc919e7SMostafa Saleh 
34bcc919e7SMostafa Saleh #define VMSA_STRIDE(gran)                   ((gran) - VMSA_LEVELS + 1)
35bcc919e7SMostafa Saleh #define VMSA_BIT_LVL(isz, strd, lvl)        ((isz) - (strd) * \
36bcc919e7SMostafa Saleh                                              (VMSA_LEVELS - (lvl)))
37bcc919e7SMostafa Saleh #define VMSA_IDXMSK(isz, strd, lvl)         ((1ULL << \
38bcc919e7SMostafa Saleh                                              VMSA_BIT_LVL(isz, strd, lvl)) - 1)
39bcc919e7SMostafa Saleh 
40527773eeSEric Auger /*
41527773eeSEric Auger  * Page table walk error types
42527773eeSEric Auger  */
43527773eeSEric Auger typedef enum {
44527773eeSEric Auger     SMMU_PTW_ERR_NONE,
45527773eeSEric Auger     SMMU_PTW_ERR_WALK_EABT,   /* Translation walk external abort */
46527773eeSEric Auger     SMMU_PTW_ERR_TRANSLATION, /* Translation fault */
47527773eeSEric Auger     SMMU_PTW_ERR_ADDR_SIZE,   /* Address Size fault */
48527773eeSEric Auger     SMMU_PTW_ERR_ACCESS,      /* Access fault */
49527773eeSEric Auger     SMMU_PTW_ERR_PERMISSION,  /* Permission fault */
50527773eeSEric Auger } SMMUPTWEventType;
51527773eeSEric Auger 
52f6cc1980SMostafa Saleh /* SMMU Stage */
53f6cc1980SMostafa Saleh typedef enum {
54f6cc1980SMostafa Saleh     SMMU_STAGE_1 = 1,
55f6cc1980SMostafa Saleh     SMMU_STAGE_2,
56f6cc1980SMostafa Saleh     SMMU_NESTED,
57f6cc1980SMostafa Saleh } SMMUStage;
58f6cc1980SMostafa Saleh 
59527773eeSEric Auger typedef struct SMMUPTWEventInfo {
60f6cc1980SMostafa Saleh     SMMUStage stage;
61527773eeSEric Auger     SMMUPTWEventType type;
62527773eeSEric Auger     dma_addr_t addr; /* fetched address that induced an abort, if any */
63527773eeSEric Auger } SMMUPTWEventInfo;
64527773eeSEric Auger 
65527773eeSEric Auger typedef struct SMMUTransTableInfo {
66527773eeSEric Auger     bool disabled;             /* is the translation table disabled? */
67527773eeSEric Auger     uint64_t ttb;              /* TT base address */
68527773eeSEric Auger     uint8_t tsz;               /* input range, ie. 2^(64 -tsz)*/
69527773eeSEric Auger     uint8_t granule_sz;        /* granule page shift */
70e7c3b9d9SEric Auger     bool had;                  /* hierarchical attribute disable */
71527773eeSEric Auger } SMMUTransTableInfo;
72527773eeSEric Auger 
73a7550158SEric Auger typedef struct SMMUTLBEntry {
74a7550158SEric Auger     IOMMUTLBEntry entry;
75a7550158SEric Auger     uint8_t level;
76a7550158SEric Auger     uint8_t granule;
77a7550158SEric Auger } SMMUTLBEntry;
78a7550158SEric Auger 
793b736c61SMostafa Saleh /* Stage-2 configuration. */
803b736c61SMostafa Saleh typedef struct SMMUS2Cfg {
813b736c61SMostafa Saleh     uint8_t tsz;            /* Size of IPA input region (S2T0SZ) */
823b736c61SMostafa Saleh     uint8_t sl0;            /* Start level of translation (S2SL0) */
833b736c61SMostafa Saleh     bool affd;              /* AF Fault Disable (S2AFFD) */
843b736c61SMostafa Saleh     bool record_faults;     /* Record fault events (S2R) */
853b736c61SMostafa Saleh     uint8_t granule_sz;     /* Granule page shift (based on S2TG) */
863b736c61SMostafa Saleh     uint8_t eff_ps;         /* Effective PA output range (based on S2PS) */
873b736c61SMostafa Saleh     uint16_t vmid;          /* Virtual Machine ID (S2VMID) */
883b736c61SMostafa Saleh     uint64_t vttb;          /* Address of translation table base (S2TTB) */
893b736c61SMostafa Saleh } SMMUS2Cfg;
903b736c61SMostafa Saleh 
91527773eeSEric Auger /*
92527773eeSEric Auger  * Generic structure populated by derived SMMU devices
93527773eeSEric Auger  * after decoding the configuration information and used as
94527773eeSEric Auger  * input to the page table walk
95527773eeSEric Auger  */
96527773eeSEric Auger typedef struct SMMUTransCfg {
973b736c61SMostafa Saleh     /* Shared fields between stage-1 and stage-2. */
98f6cc1980SMostafa Saleh     SMMUStage stage;           /* translation stage */
99527773eeSEric Auger     bool disabled;             /* smmu is disabled */
100527773eeSEric Auger     bool bypassed;             /* translation is bypassed */
101527773eeSEric Auger     bool aborted;              /* translation is aborted */
10215f6c16eSLuc Michel     bool affd;                 /* AF fault disable */
1033b736c61SMostafa Saleh     uint32_t iotlb_hits;       /* counts IOTLB hits */
1043b736c61SMostafa Saleh     uint32_t iotlb_misses;     /* counts IOTLB misses*/
1053b736c61SMostafa Saleh     /* Used by stage-1 only. */
1063b736c61SMostafa Saleh     bool aa64;                 /* arch64 or aarch32 translation table */
107ced71694SJean-Philippe Brucker     bool record_faults;        /* record fault events */
108527773eeSEric Auger     uint64_t ttb;              /* TT base address */
109527773eeSEric Auger     uint8_t oas;               /* output address width */
110527773eeSEric Auger     uint8_t tbi;               /* Top Byte Ignore */
111527773eeSEric Auger     uint16_t asid;
112527773eeSEric Auger     SMMUTransTableInfo tt[2];
1133b736c61SMostafa Saleh     /* Used by stage-2 only. */
1143b736c61SMostafa Saleh     struct SMMUS2Cfg s2cfg;
115527773eeSEric Auger } SMMUTransCfg;
116527773eeSEric Auger 
117527773eeSEric Auger typedef struct SMMUDevice {
118527773eeSEric Auger     void               *smmu;
119527773eeSEric Auger     PCIBus             *bus;
120527773eeSEric Auger     int                devfn;
121527773eeSEric Auger     IOMMUMemoryRegion  iommu;
122527773eeSEric Auger     AddressSpace       as;
12332cfd7f3SEric Auger     uint32_t           cfg_cache_hits;
12432cfd7f3SEric Auger     uint32_t           cfg_cache_misses;
125c6370441SEric Auger     QLIST_ENTRY(SMMUDevice) next;
126527773eeSEric Auger } SMMUDevice;
127527773eeSEric Auger 
128527773eeSEric Auger typedef struct SMMUPciBus {
129527773eeSEric Auger     PCIBus       *bus;
130f7795e40SPhilippe Mathieu-Daudé     SMMUDevice   *pbdev[]; /* Parent array is sparse, so dynamically alloc */
131527773eeSEric Auger } SMMUPciBus;
132527773eeSEric Auger 
133cc27ed81SEric Auger typedef struct SMMUIOTLBKey {
134cc27ed81SEric Auger     uint64_t iova;
135cc27ed81SEric Auger     uint16_t asid;
1362eaeb7d5SMostafa Saleh     uint16_t vmid;
1379e54dee7SEric Auger     uint8_t tg;
1389e54dee7SEric Auger     uint8_t level;
139cc27ed81SEric Auger } SMMUIOTLBKey;
140cc27ed81SEric Auger 
141db1015e9SEduardo Habkost struct SMMUState {
142527773eeSEric Auger     /* <private> */
143527773eeSEric Auger     SysBusDevice  dev;
144527773eeSEric Auger     const char *mrtypename;
145527773eeSEric Auger     MemoryRegion iomem;
146527773eeSEric Auger 
147527773eeSEric Auger     GHashTable *smmu_pcibus_by_busptr;
148527773eeSEric Auger     GHashTable *configs; /* cache for configuration data */
149527773eeSEric Auger     GHashTable *iotlb;
150527773eeSEric Auger     SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX];
151527773eeSEric Auger     PCIBus *pci_bus;
152c6370441SEric Auger     QLIST_HEAD(, SMMUDevice) devices_with_notifiers;
153527773eeSEric Auger     uint8_t bus_num;
154527773eeSEric Auger     PCIBus *primary_bus;
155db1015e9SEduardo Habkost };
156527773eeSEric Auger 
157db1015e9SEduardo Habkost struct SMMUBaseClass {
158527773eeSEric Auger     /* <private> */
159527773eeSEric Auger     SysBusDeviceClass parent_class;
160527773eeSEric Auger 
161527773eeSEric Auger     /*< public >*/
162527773eeSEric Auger 
163527773eeSEric Auger     DeviceRealize parent_realize;
164527773eeSEric Auger 
165db1015e9SEduardo Habkost };
166527773eeSEric Auger 
167527773eeSEric Auger #define TYPE_ARM_SMMU "arm-smmu"
168a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(SMMUState, SMMUBaseClass, ARM_SMMU)
169527773eeSEric Auger 
170cac994efSEric Auger /* Return the SMMUPciBus handle associated to a PCI bus number */
171cac994efSEric Auger SMMUPciBus *smmu_find_smmu_pcibus(SMMUState *s, uint8_t bus_num);
172cac994efSEric Auger 
173cac994efSEric Auger /* Return the stream ID of an SMMU device */
174cac994efSEric Auger static inline uint16_t smmu_get_sid(SMMUDevice *sdev)
175cac994efSEric Auger {
176cac994efSEric Auger     return PCI_BUILD_BDF(pci_bus_num(sdev->bus), sdev->devfn);
177cac994efSEric Auger }
17893641948SEric Auger 
17993641948SEric Auger /**
18093641948SEric Auger  * smmu_ptw - Perform the page table walk for a given iova / access flags
18193641948SEric Auger  * pair, according to @cfg translation config
18293641948SEric Auger  */
18393641948SEric Auger int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm,
184a7550158SEric Auger              SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info);
18593641948SEric Auger 
186*a9e3f4c1SMostafa Saleh 
187*a9e3f4c1SMostafa Saleh /*
188*a9e3f4c1SMostafa Saleh  * smmu_translate - Look for a translation in TLB, if not, do a PTW.
189*a9e3f4c1SMostafa Saleh  * Returns NULL on PTW error or incase of TLB permission errors.
190*a9e3f4c1SMostafa Saleh  */
191*a9e3f4c1SMostafa Saleh SMMUTLBEntry *smmu_translate(SMMUState *bs, SMMUTransCfg *cfg, dma_addr_t addr,
192*a9e3f4c1SMostafa Saleh                              IOMMUAccessFlags flag, SMMUPTWEventInfo *info);
193*a9e3f4c1SMostafa Saleh 
19493641948SEric Auger /**
19593641948SEric Auger  * select_tt - compute which translation table shall be used according to
19693641948SEric Auger  * the input iova and translation config and return the TT specific info
19793641948SEric Auger  */
19893641948SEric Auger SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova);
19993641948SEric Auger 
20069970205SNicolin Chen /* Return the SMMUDevice associated to @sid, or NULL if none */
20169970205SNicolin Chen SMMUDevice *smmu_find_sdev(SMMUState *s, uint32_t sid);
20232cfd7f3SEric Auger 
203cc27ed81SEric Auger #define SMMU_IOTLB_MAX_SIZE 256
204cc27ed81SEric Auger 
2059e54dee7SEric Auger SMMUTLBEntry *smmu_iotlb_lookup(SMMUState *bs, SMMUTransCfg *cfg,
2069e54dee7SEric Auger                                 SMMUTransTableInfo *tt, hwaddr iova);
207a7550158SEric Auger void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *entry);
2082eaeb7d5SMostafa Saleh SMMUIOTLBKey smmu_get_iotlb_key(uint16_t asid, uint16_t vmid, uint64_t iova,
2099e54dee7SEric Auger                                 uint8_t tg, uint8_t level);
210cc27ed81SEric Auger void smmu_iotlb_inv_all(SMMUState *s);
211cc27ed81SEric Auger void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid);
212ccc3ee38SMostafa Saleh void smmu_iotlb_inv_vmid(SMMUState *s, uint16_t vmid);
2132eaeb7d5SMostafa Saleh void smmu_iotlb_inv_iova(SMMUState *s, int asid, int vmid, dma_addr_t iova,
214d5291561SEric Auger                          uint8_t tg, uint64_t num_pages, uint8_t ttl);
215cc27ed81SEric Auger 
216832e4222SEric Auger /* Unmap the range of all the notifiers registered to any IOMMU mr */
217832e4222SEric Auger void smmu_inv_notifiers_all(SMMUState *s);
218832e4222SEric Auger 
2196834c3f4SMarkus Armbruster #endif /* HW_ARM_SMMU_COMMON_H */
220