1527773eeSEric Auger /* 2527773eeSEric Auger * ARM SMMU Support 3527773eeSEric Auger * 4527773eeSEric Auger * Copyright (C) 2015-2016 Broadcom Corporation 5527773eeSEric Auger * Copyright (c) 2017 Red Hat, Inc. 6527773eeSEric Auger * Written by Prem Mallappa, Eric Auger 7527773eeSEric Auger * 8527773eeSEric Auger * This program is free software; you can redistribute it and/or modify 9527773eeSEric Auger * it under the terms of the GNU General Public License version 2 as 10527773eeSEric Auger * published by the Free Software Foundation. 11527773eeSEric Auger * 12527773eeSEric Auger * This program is distributed in the hope that it will be useful, 13527773eeSEric Auger * but WITHOUT ANY WARRANTY; without even the implied warranty of 14527773eeSEric Auger * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15527773eeSEric Auger * GNU General Public License for more details. 16527773eeSEric Auger * 17527773eeSEric Auger */ 18527773eeSEric Auger 19527773eeSEric Auger #ifndef HW_ARM_SMMU_COMMON_H 20527773eeSEric Auger #define HW_ARM_SMMU_COMMON_H 21527773eeSEric Auger 22527773eeSEric Auger #include "hw/sysbus.h" 23527773eeSEric Auger #include "hw/pci/pci.h" 24db1015e9SEduardo Habkost #include "qom/object.h" 25527773eeSEric Auger 26527773eeSEric Auger #define SMMU_PCI_BUS_MAX 256 27527773eeSEric Auger #define SMMU_PCI_DEVFN_MAX 256 28b78aae9bSEric Auger #define SMMU_PCI_DEVFN(sid) (sid & 0xFF) 29527773eeSEric Auger 30bcc919e7SMostafa Saleh /* VMSAv8-64 Translation constants and functions */ 31bcc919e7SMostafa Saleh #define VMSA_LEVELS 4 3221eb5b5cSMostafa Saleh #define VMSA_MAX_S2_CONCAT 16 33bcc919e7SMostafa Saleh 34bcc919e7SMostafa Saleh #define VMSA_STRIDE(gran) ((gran) - VMSA_LEVELS + 1) 35bcc919e7SMostafa Saleh #define VMSA_BIT_LVL(isz, strd, lvl) ((isz) - (strd) * \ 36bcc919e7SMostafa Saleh (VMSA_LEVELS - (lvl))) 37bcc919e7SMostafa Saleh #define VMSA_IDXMSK(isz, strd, lvl) ((1ULL << \ 38bcc919e7SMostafa Saleh VMSA_BIT_LVL(isz, strd, lvl)) - 1) 39bcc919e7SMostafa Saleh 40527773eeSEric Auger /* 41527773eeSEric Auger * Page table walk error types 42527773eeSEric Auger */ 43527773eeSEric Auger typedef enum { 44527773eeSEric Auger SMMU_PTW_ERR_NONE, 45527773eeSEric Auger SMMU_PTW_ERR_WALK_EABT, /* Translation walk external abort */ 46527773eeSEric Auger SMMU_PTW_ERR_TRANSLATION, /* Translation fault */ 47527773eeSEric Auger SMMU_PTW_ERR_ADDR_SIZE, /* Address Size fault */ 48527773eeSEric Auger SMMU_PTW_ERR_ACCESS, /* Access fault */ 49527773eeSEric Auger SMMU_PTW_ERR_PERMISSION, /* Permission fault */ 50527773eeSEric Auger } SMMUPTWEventType; 51527773eeSEric Auger 52527773eeSEric Auger typedef struct SMMUPTWEventInfo { 53bcc919e7SMostafa Saleh int stage; 54527773eeSEric Auger SMMUPTWEventType type; 55527773eeSEric Auger dma_addr_t addr; /* fetched address that induced an abort, if any */ 56527773eeSEric Auger } SMMUPTWEventInfo; 57527773eeSEric Auger 58527773eeSEric Auger typedef struct SMMUTransTableInfo { 59527773eeSEric Auger bool disabled; /* is the translation table disabled? */ 60527773eeSEric Auger uint64_t ttb; /* TT base address */ 61527773eeSEric Auger uint8_t tsz; /* input range, ie. 2^(64 -tsz)*/ 62527773eeSEric Auger uint8_t granule_sz; /* granule page shift */ 63e7c3b9d9SEric Auger bool had; /* hierarchical attribute disable */ 64527773eeSEric Auger } SMMUTransTableInfo; 65527773eeSEric Auger 66a7550158SEric Auger typedef struct SMMUTLBEntry { 67a7550158SEric Auger IOMMUTLBEntry entry; 68a7550158SEric Auger uint8_t level; 69a7550158SEric Auger uint8_t granule; 70a7550158SEric Auger } SMMUTLBEntry; 71a7550158SEric Auger 723b736c61SMostafa Saleh /* Stage-2 configuration. */ 733b736c61SMostafa Saleh typedef struct SMMUS2Cfg { 743b736c61SMostafa Saleh uint8_t tsz; /* Size of IPA input region (S2T0SZ) */ 753b736c61SMostafa Saleh uint8_t sl0; /* Start level of translation (S2SL0) */ 763b736c61SMostafa Saleh bool affd; /* AF Fault Disable (S2AFFD) */ 773b736c61SMostafa Saleh bool record_faults; /* Record fault events (S2R) */ 783b736c61SMostafa Saleh uint8_t granule_sz; /* Granule page shift (based on S2TG) */ 793b736c61SMostafa Saleh uint8_t eff_ps; /* Effective PA output range (based on S2PS) */ 803b736c61SMostafa Saleh uint16_t vmid; /* Virtual Machine ID (S2VMID) */ 813b736c61SMostafa Saleh uint64_t vttb; /* Address of translation table base (S2TTB) */ 823b736c61SMostafa Saleh } SMMUS2Cfg; 833b736c61SMostafa Saleh 84527773eeSEric Auger /* 85527773eeSEric Auger * Generic structure populated by derived SMMU devices 86527773eeSEric Auger * after decoding the configuration information and used as 87527773eeSEric Auger * input to the page table walk 88527773eeSEric Auger */ 89527773eeSEric Auger typedef struct SMMUTransCfg { 903b736c61SMostafa Saleh /* Shared fields between stage-1 and stage-2. */ 91527773eeSEric Auger int stage; /* translation stage */ 92527773eeSEric Auger bool disabled; /* smmu is disabled */ 93527773eeSEric Auger bool bypassed; /* translation is bypassed */ 94527773eeSEric Auger bool aborted; /* translation is aborted */ 9515f6c16eSLuc Michel bool affd; /* AF fault disable */ 963b736c61SMostafa Saleh uint32_t iotlb_hits; /* counts IOTLB hits */ 973b736c61SMostafa Saleh uint32_t iotlb_misses; /* counts IOTLB misses*/ 983b736c61SMostafa Saleh /* Used by stage-1 only. */ 993b736c61SMostafa Saleh bool aa64; /* arch64 or aarch32 translation table */ 100ced71694SJean-Philippe Brucker bool record_faults; /* record fault events */ 101527773eeSEric Auger uint64_t ttb; /* TT base address */ 102527773eeSEric Auger uint8_t oas; /* output address width */ 103527773eeSEric Auger uint8_t tbi; /* Top Byte Ignore */ 104527773eeSEric Auger uint16_t asid; 105527773eeSEric Auger SMMUTransTableInfo tt[2]; 1063b736c61SMostafa Saleh /* Used by stage-2 only. */ 1073b736c61SMostafa Saleh struct SMMUS2Cfg s2cfg; 108527773eeSEric Auger } SMMUTransCfg; 109527773eeSEric Auger 110527773eeSEric Auger typedef struct SMMUDevice { 111527773eeSEric Auger void *smmu; 112527773eeSEric Auger PCIBus *bus; 113527773eeSEric Auger int devfn; 114527773eeSEric Auger IOMMUMemoryRegion iommu; 115527773eeSEric Auger AddressSpace as; 11632cfd7f3SEric Auger uint32_t cfg_cache_hits; 11732cfd7f3SEric Auger uint32_t cfg_cache_misses; 118c6370441SEric Auger QLIST_ENTRY(SMMUDevice) next; 119527773eeSEric Auger } SMMUDevice; 120527773eeSEric Auger 121527773eeSEric Auger typedef struct SMMUPciBus { 122527773eeSEric Auger PCIBus *bus; 123f7795e40SPhilippe Mathieu-Daudé SMMUDevice *pbdev[]; /* Parent array is sparse, so dynamically alloc */ 124527773eeSEric Auger } SMMUPciBus; 125527773eeSEric Auger 126cc27ed81SEric Auger typedef struct SMMUIOTLBKey { 127cc27ed81SEric Auger uint64_t iova; 128cc27ed81SEric Auger uint16_t asid; 1292eaeb7d5SMostafa Saleh uint16_t vmid; 1309e54dee7SEric Auger uint8_t tg; 1319e54dee7SEric Auger uint8_t level; 132cc27ed81SEric Auger } SMMUIOTLBKey; 133cc27ed81SEric Auger 134db1015e9SEduardo Habkost struct SMMUState { 135527773eeSEric Auger /* <private> */ 136527773eeSEric Auger SysBusDevice dev; 137527773eeSEric Auger const char *mrtypename; 138527773eeSEric Auger MemoryRegion iomem; 139527773eeSEric Auger 140527773eeSEric Auger GHashTable *smmu_pcibus_by_busptr; 141527773eeSEric Auger GHashTable *configs; /* cache for configuration data */ 142527773eeSEric Auger GHashTable *iotlb; 143527773eeSEric Auger SMMUPciBus *smmu_pcibus_by_bus_num[SMMU_PCI_BUS_MAX]; 144527773eeSEric Auger PCIBus *pci_bus; 145c6370441SEric Auger QLIST_HEAD(, SMMUDevice) devices_with_notifiers; 146527773eeSEric Auger uint8_t bus_num; 147527773eeSEric Auger PCIBus *primary_bus; 148db1015e9SEduardo Habkost }; 149527773eeSEric Auger 150db1015e9SEduardo Habkost struct SMMUBaseClass { 151527773eeSEric Auger /* <private> */ 152527773eeSEric Auger SysBusDeviceClass parent_class; 153527773eeSEric Auger 154527773eeSEric Auger /*< public >*/ 155527773eeSEric Auger 156527773eeSEric Auger DeviceRealize parent_realize; 157527773eeSEric Auger 158db1015e9SEduardo Habkost }; 159527773eeSEric Auger 160527773eeSEric Auger #define TYPE_ARM_SMMU "arm-smmu" 161a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(SMMUState, SMMUBaseClass, ARM_SMMU) 162527773eeSEric Auger 163cac994efSEric Auger /* Return the SMMUPciBus handle associated to a PCI bus number */ 164cac994efSEric Auger SMMUPciBus *smmu_find_smmu_pcibus(SMMUState *s, uint8_t bus_num); 165cac994efSEric Auger 166cac994efSEric Auger /* Return the stream ID of an SMMU device */ 167cac994efSEric Auger static inline uint16_t smmu_get_sid(SMMUDevice *sdev) 168cac994efSEric Auger { 169cac994efSEric Auger return PCI_BUILD_BDF(pci_bus_num(sdev->bus), sdev->devfn); 170cac994efSEric Auger } 17193641948SEric Auger 17293641948SEric Auger /** 17393641948SEric Auger * smmu_ptw - Perform the page table walk for a given iova / access flags 17493641948SEric Auger * pair, according to @cfg translation config 17593641948SEric Auger */ 17693641948SEric Auger int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, 177a7550158SEric Auger SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info); 17893641948SEric Auger 17993641948SEric Auger /** 18093641948SEric Auger * select_tt - compute which translation table shall be used according to 18193641948SEric Auger * the input iova and translation config and return the TT specific info 18293641948SEric Auger */ 18393641948SEric Auger SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova); 18493641948SEric Auger 185*69970205SNicolin Chen /* Return the SMMUDevice associated to @sid, or NULL if none */ 186*69970205SNicolin Chen SMMUDevice *smmu_find_sdev(SMMUState *s, uint32_t sid); 18732cfd7f3SEric Auger 188cc27ed81SEric Auger #define SMMU_IOTLB_MAX_SIZE 256 189cc27ed81SEric Auger 1909e54dee7SEric Auger SMMUTLBEntry *smmu_iotlb_lookup(SMMUState *bs, SMMUTransCfg *cfg, 1919e54dee7SEric Auger SMMUTransTableInfo *tt, hwaddr iova); 192a7550158SEric Auger void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *entry); 1932eaeb7d5SMostafa Saleh SMMUIOTLBKey smmu_get_iotlb_key(uint16_t asid, uint16_t vmid, uint64_t iova, 1949e54dee7SEric Auger uint8_t tg, uint8_t level); 195cc27ed81SEric Auger void smmu_iotlb_inv_all(SMMUState *s); 196cc27ed81SEric Auger void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid); 197ccc3ee38SMostafa Saleh void smmu_iotlb_inv_vmid(SMMUState *s, uint16_t vmid); 1982eaeb7d5SMostafa Saleh void smmu_iotlb_inv_iova(SMMUState *s, int asid, int vmid, dma_addr_t iova, 199d5291561SEric Auger uint8_t tg, uint64_t num_pages, uint8_t ttl); 200cc27ed81SEric Auger 201832e4222SEric Auger /* Unmap the range of all the notifiers registered to any IOMMU mr */ 202832e4222SEric Auger void smmu_inv_notifiers_all(SMMUState *s); 203832e4222SEric Auger 2046834c3f4SMarkus Armbruster #endif /* HW_ARM_SMMU_COMMON_H */ 205