xref: /qemu/include/hw/arm/fsl-imx7.h (revision f0d877dc5ee6418c510acc9d286035cc6b50ab0b)
1757282adSAndrey Smirnov /*
2757282adSAndrey Smirnov  * Copyright (c) 2018, Impinj, Inc.
3757282adSAndrey Smirnov  *
4757282adSAndrey Smirnov  * i.MX7 SoC definitions
5757282adSAndrey Smirnov  *
6757282adSAndrey Smirnov  * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
7757282adSAndrey Smirnov  *
8757282adSAndrey Smirnov  * This program is free software; you can redistribute it and/or modify
9757282adSAndrey Smirnov  * it under the terms of the GNU General Public License as published by
10757282adSAndrey Smirnov  * the Free Software Foundation; either version 2 of the License, or
11757282adSAndrey Smirnov  * (at your option) any later version.
12757282adSAndrey Smirnov  *
13757282adSAndrey Smirnov  * This program is distributed in the hope that it will be useful,
14757282adSAndrey Smirnov  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15757282adSAndrey Smirnov  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16757282adSAndrey Smirnov  * GNU General Public License for more details.
17757282adSAndrey Smirnov  */
18757282adSAndrey Smirnov 
19757282adSAndrey Smirnov #ifndef FSL_IMX7_H
20757282adSAndrey Smirnov #define FSL_IMX7_H
21757282adSAndrey Smirnov 
2212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
23757282adSAndrey Smirnov #include "hw/cpu/a15mpcore.h"
24757282adSAndrey Smirnov #include "hw/intc/imx_gpcv2.h"
25757282adSAndrey Smirnov #include "hw/misc/imx7_ccm.h"
26757282adSAndrey Smirnov #include "hw/misc/imx7_snvs.h"
27757282adSAndrey Smirnov #include "hw/misc/imx7_gpr.h"
28757282adSAndrey Smirnov #include "hw/misc/imx6_src.h"
29757282adSAndrey Smirnov #include "hw/misc/imx2_wdt.h"
30757282adSAndrey Smirnov #include "hw/gpio/imx_gpio.h"
31757282adSAndrey Smirnov #include "hw/char/imx_serial.h"
32757282adSAndrey Smirnov #include "hw/timer/imx_gpt.h"
33757282adSAndrey Smirnov #include "hw/timer/imx_epit.h"
34757282adSAndrey Smirnov #include "hw/i2c/imx_i2c.h"
35757282adSAndrey Smirnov #include "hw/gpio/imx_gpio.h"
36757282adSAndrey Smirnov #include "hw/sd/sdhci.h"
37757282adSAndrey Smirnov #include "hw/ssi/imx_spi.h"
38757282adSAndrey Smirnov #include "hw/net/imx_fec.h"
39757282adSAndrey Smirnov #include "hw/pci-host/designware.h"
40757282adSAndrey Smirnov #include "hw/usb/chipidea.h"
41757282adSAndrey Smirnov #include "exec/memory.h"
42757282adSAndrey Smirnov #include "cpu.h"
43757282adSAndrey Smirnov 
44757282adSAndrey Smirnov #define TYPE_FSL_IMX7 "fsl,imx7"
45757282adSAndrey Smirnov #define FSL_IMX7(obj) OBJECT_CHECK(FslIMX7State, (obj), TYPE_FSL_IMX7)
46757282adSAndrey Smirnov 
47757282adSAndrey Smirnov enum FslIMX7Configuration {
48757282adSAndrey Smirnov     FSL_IMX7_NUM_CPUS         = 2,
49757282adSAndrey Smirnov     FSL_IMX7_NUM_UARTS        = 7,
50757282adSAndrey Smirnov     FSL_IMX7_NUM_ETHS         = 2,
51757282adSAndrey Smirnov     FSL_IMX7_ETH_NUM_TX_RINGS = 3,
52757282adSAndrey Smirnov     FSL_IMX7_NUM_USDHCS       = 3,
53757282adSAndrey Smirnov     FSL_IMX7_NUM_WDTS         = 4,
54757282adSAndrey Smirnov     FSL_IMX7_NUM_GPTS         = 4,
55757282adSAndrey Smirnov     FSL_IMX7_NUM_IOMUXCS      = 2,
56757282adSAndrey Smirnov     FSL_IMX7_NUM_GPIOS        = 7,
57757282adSAndrey Smirnov     FSL_IMX7_NUM_I2CS         = 4,
58757282adSAndrey Smirnov     FSL_IMX7_NUM_ECSPIS       = 4,
59757282adSAndrey Smirnov     FSL_IMX7_NUM_USBS         = 3,
60757282adSAndrey Smirnov     FSL_IMX7_NUM_ADCS         = 2,
61757282adSAndrey Smirnov };
62757282adSAndrey Smirnov 
63757282adSAndrey Smirnov typedef struct FslIMX7State {
64757282adSAndrey Smirnov     /*< private >*/
65757282adSAndrey Smirnov     DeviceState    parent_obj;
66757282adSAndrey Smirnov 
67757282adSAndrey Smirnov     /*< public >*/
68757282adSAndrey Smirnov     ARMCPU             cpu[FSL_IMX7_NUM_CPUS];
69757282adSAndrey Smirnov     A15MPPrivState     a7mpcore;
70757282adSAndrey Smirnov     IMXGPTState        gpt[FSL_IMX7_NUM_GPTS];
71757282adSAndrey Smirnov     IMXGPIOState       gpio[FSL_IMX7_NUM_GPIOS];
72757282adSAndrey Smirnov     IMX7CCMState       ccm;
73757282adSAndrey Smirnov     IMX7AnalogState    analog;
74757282adSAndrey Smirnov     IMX7SNVSState      snvs;
75757282adSAndrey Smirnov     IMXGPCv2State      gpcv2;
76757282adSAndrey Smirnov     IMXSPIState        spi[FSL_IMX7_NUM_ECSPIS];
77757282adSAndrey Smirnov     IMXI2CState        i2c[FSL_IMX7_NUM_I2CS];
78757282adSAndrey Smirnov     IMXSerialState     uart[FSL_IMX7_NUM_UARTS];
79757282adSAndrey Smirnov     IMXFECState        eth[FSL_IMX7_NUM_ETHS];
80757282adSAndrey Smirnov     SDHCIState         usdhc[FSL_IMX7_NUM_USDHCS];
81757282adSAndrey Smirnov     IMX2WdtState       wdt[FSL_IMX7_NUM_WDTS];
82757282adSAndrey Smirnov     IMX7GPRState       gpr;
83757282adSAndrey Smirnov     ChipideaState      usb[FSL_IMX7_NUM_USBS];
84757282adSAndrey Smirnov     DesignwarePCIEHost pcie;
85757282adSAndrey Smirnov } FslIMX7State;
86757282adSAndrey Smirnov 
87757282adSAndrey Smirnov enum FslIMX7MemoryMap {
88757282adSAndrey Smirnov     FSL_IMX7_MMDC_ADDR            = 0x80000000,
89757282adSAndrey Smirnov     FSL_IMX7_MMDC_SIZE            = 2 * 1024 * 1024 * 1024UL,
90757282adSAndrey Smirnov 
91757282adSAndrey Smirnov     FSL_IMX7_GPIO1_ADDR           = 0x30200000,
92757282adSAndrey Smirnov     FSL_IMX7_GPIO2_ADDR           = 0x30210000,
93757282adSAndrey Smirnov     FSL_IMX7_GPIO3_ADDR           = 0x30220000,
94757282adSAndrey Smirnov     FSL_IMX7_GPIO4_ADDR           = 0x30230000,
95757282adSAndrey Smirnov     FSL_IMX7_GPIO5_ADDR           = 0x30240000,
96757282adSAndrey Smirnov     FSL_IMX7_GPIO6_ADDR           = 0x30250000,
97757282adSAndrey Smirnov     FSL_IMX7_GPIO7_ADDR           = 0x30260000,
98757282adSAndrey Smirnov 
99757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000,
100757282adSAndrey Smirnov 
101757282adSAndrey Smirnov     FSL_IMX7_WDOG1_ADDR           = 0x30280000,
102757282adSAndrey Smirnov     FSL_IMX7_WDOG2_ADDR           = 0x30290000,
103757282adSAndrey Smirnov     FSL_IMX7_WDOG3_ADDR           = 0x302A0000,
104757282adSAndrey Smirnov     FSL_IMX7_WDOG4_ADDR           = 0x302B0000,
105757282adSAndrey Smirnov 
106757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_LPSR_ADDR     = 0x302C0000,
107757282adSAndrey Smirnov 
108757282adSAndrey Smirnov     FSL_IMX7_GPT1_ADDR            = 0x302D0000,
109757282adSAndrey Smirnov     FSL_IMX7_GPT2_ADDR            = 0x302E0000,
110757282adSAndrey Smirnov     FSL_IMX7_GPT3_ADDR            = 0x302F0000,
111757282adSAndrey Smirnov     FSL_IMX7_GPT4_ADDR            = 0x30300000,
112757282adSAndrey Smirnov 
113757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_ADDR          = 0x30330000,
114757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_GPR_ADDR      = 0x30340000,
115757282adSAndrey Smirnov     FSL_IMX7_IOMUXCn_SIZE         = 0x1000,
116757282adSAndrey Smirnov 
117757282adSAndrey Smirnov     FSL_IMX7_ANALOG_ADDR          = 0x30360000,
118757282adSAndrey Smirnov     FSL_IMX7_SNVS_ADDR            = 0x30370000,
119757282adSAndrey Smirnov     FSL_IMX7_CCM_ADDR             = 0x30380000,
120757282adSAndrey Smirnov 
121757282adSAndrey Smirnov     FSL_IMX7_SRC_ADDR             = 0x30390000,
122757282adSAndrey Smirnov     FSL_IMX7_SRC_SIZE             = 0x1000,
123757282adSAndrey Smirnov 
124757282adSAndrey Smirnov     FSL_IMX7_ADC1_ADDR            = 0x30610000,
125757282adSAndrey Smirnov     FSL_IMX7_ADC2_ADDR            = 0x30620000,
126757282adSAndrey Smirnov     FSL_IMX7_ADCn_SIZE            = 0x1000,
127757282adSAndrey Smirnov 
128757282adSAndrey Smirnov     FSL_IMX7_GPC_ADDR             = 0x303A0000,
129757282adSAndrey Smirnov 
130757282adSAndrey Smirnov     FSL_IMX7_I2C1_ADDR            = 0x30A20000,
131757282adSAndrey Smirnov     FSL_IMX7_I2C2_ADDR            = 0x30A30000,
132757282adSAndrey Smirnov     FSL_IMX7_I2C3_ADDR            = 0x30A40000,
133757282adSAndrey Smirnov     FSL_IMX7_I2C4_ADDR            = 0x30A50000,
134757282adSAndrey Smirnov 
135757282adSAndrey Smirnov     FSL_IMX7_ECSPI1_ADDR          = 0x30820000,
136757282adSAndrey Smirnov     FSL_IMX7_ECSPI2_ADDR          = 0x30830000,
137757282adSAndrey Smirnov     FSL_IMX7_ECSPI3_ADDR          = 0x30840000,
138757282adSAndrey Smirnov     FSL_IMX7_ECSPI4_ADDR          = 0x30630000,
139757282adSAndrey Smirnov 
140757282adSAndrey Smirnov     FSL_IMX7_LCDIF_ADDR           = 0x30730000,
141757282adSAndrey Smirnov     FSL_IMX7_LCDIF_SIZE           = 0x1000,
142757282adSAndrey Smirnov 
143757282adSAndrey Smirnov     FSL_IMX7_UART1_ADDR           = 0x30860000,
144757282adSAndrey Smirnov     /*
145757282adSAndrey Smirnov      * Some versions of the reference manual claim that UART2 is @
146757282adSAndrey Smirnov      * 0x30870000, but experiments with HW + DT files in upstream
147757282adSAndrey Smirnov      * Linux kernel show that not to be true and that block is
148757282adSAndrey Smirnov      * acutally located @ 0x30890000
149757282adSAndrey Smirnov      */
150757282adSAndrey Smirnov     FSL_IMX7_UART2_ADDR           = 0x30890000,
151757282adSAndrey Smirnov     FSL_IMX7_UART3_ADDR           = 0x30880000,
152757282adSAndrey Smirnov     FSL_IMX7_UART4_ADDR           = 0x30A60000,
153757282adSAndrey Smirnov     FSL_IMX7_UART5_ADDR           = 0x30A70000,
154757282adSAndrey Smirnov     FSL_IMX7_UART6_ADDR           = 0x30A80000,
155757282adSAndrey Smirnov     FSL_IMX7_UART7_ADDR           = 0x30A90000,
156757282adSAndrey Smirnov 
157757282adSAndrey Smirnov     FSL_IMX7_ENET1_ADDR           = 0x30BE0000,
158757282adSAndrey Smirnov     FSL_IMX7_ENET2_ADDR           = 0x30BF0000,
159757282adSAndrey Smirnov 
160757282adSAndrey Smirnov     FSL_IMX7_USB1_ADDR            = 0x30B10000,
161757282adSAndrey Smirnov     FSL_IMX7_USBMISC1_ADDR        = 0x30B10200,
162757282adSAndrey Smirnov     FSL_IMX7_USB2_ADDR            = 0x30B20000,
163757282adSAndrey Smirnov     FSL_IMX7_USBMISC2_ADDR        = 0x30B20200,
164757282adSAndrey Smirnov     FSL_IMX7_USB3_ADDR            = 0x30B30000,
165757282adSAndrey Smirnov     FSL_IMX7_USBMISC3_ADDR        = 0x30B30200,
166757282adSAndrey Smirnov     FSL_IMX7_USBMISCn_SIZE        = 0x200,
167757282adSAndrey Smirnov 
168757282adSAndrey Smirnov     FSL_IMX7_USDHC1_ADDR          = 0x30B40000,
169757282adSAndrey Smirnov     FSL_IMX7_USDHC2_ADDR          = 0x30B50000,
170757282adSAndrey Smirnov     FSL_IMX7_USDHC3_ADDR          = 0x30B60000,
171757282adSAndrey Smirnov 
172757282adSAndrey Smirnov     FSL_IMX7_SDMA_ADDR            = 0x30BD0000,
173757282adSAndrey Smirnov     FSL_IMX7_SDMA_SIZE            = 0x1000,
174757282adSAndrey Smirnov 
175757282adSAndrey Smirnov     FSL_IMX7_A7MPCORE_ADDR        = 0x31000000,
176757282adSAndrey Smirnov     FSL_IMX7_A7MPCORE_DAP_ADDR    = 0x30000000,
177757282adSAndrey Smirnov 
178757282adSAndrey Smirnov     FSL_IMX7_PCIE_REG_ADDR        = 0x33800000,
179757282adSAndrey Smirnov     FSL_IMX7_PCIE_REG_SIZE        = 16 * 1024,
180757282adSAndrey Smirnov 
181757282adSAndrey Smirnov     FSL_IMX7_GPR_ADDR             = 0x30340000,
182*f0d877dcSAndrey Smirnov 
183*f0d877dcSAndrey Smirnov     FSL_IMX7_DMA_APBH_ADDR        = 0x33000000,
184*f0d877dcSAndrey Smirnov     FSL_IMX7_DMA_APBH_SIZE        = 0x2000,
185757282adSAndrey Smirnov };
186757282adSAndrey Smirnov 
187757282adSAndrey Smirnov enum FslIMX7IRQs {
188757282adSAndrey Smirnov     FSL_IMX7_USDHC1_IRQ   = 22,
189757282adSAndrey Smirnov     FSL_IMX7_USDHC2_IRQ   = 23,
190757282adSAndrey Smirnov     FSL_IMX7_USDHC3_IRQ   = 24,
191757282adSAndrey Smirnov 
192757282adSAndrey Smirnov     FSL_IMX7_UART1_IRQ    = 26,
193757282adSAndrey Smirnov     FSL_IMX7_UART2_IRQ    = 27,
194757282adSAndrey Smirnov     FSL_IMX7_UART3_IRQ    = 28,
195757282adSAndrey Smirnov     FSL_IMX7_UART4_IRQ    = 29,
196757282adSAndrey Smirnov     FSL_IMX7_UART5_IRQ    = 30,
197757282adSAndrey Smirnov     FSL_IMX7_UART6_IRQ    = 16,
198757282adSAndrey Smirnov 
199757282adSAndrey Smirnov     FSL_IMX7_ECSPI1_IRQ   = 31,
200757282adSAndrey Smirnov     FSL_IMX7_ECSPI2_IRQ   = 32,
201757282adSAndrey Smirnov     FSL_IMX7_ECSPI3_IRQ   = 33,
202757282adSAndrey Smirnov     FSL_IMX7_ECSPI4_IRQ   = 34,
203757282adSAndrey Smirnov 
204757282adSAndrey Smirnov     FSL_IMX7_I2C1_IRQ     = 35,
205757282adSAndrey Smirnov     FSL_IMX7_I2C2_IRQ     = 36,
206757282adSAndrey Smirnov     FSL_IMX7_I2C3_IRQ     = 37,
207757282adSAndrey Smirnov     FSL_IMX7_I2C4_IRQ     = 38,
208757282adSAndrey Smirnov 
209757282adSAndrey Smirnov     FSL_IMX7_USB1_IRQ     = 43,
210757282adSAndrey Smirnov     FSL_IMX7_USB2_IRQ     = 42,
211757282adSAndrey Smirnov     FSL_IMX7_USB3_IRQ     = 40,
212757282adSAndrey Smirnov 
213757282adSAndrey Smirnov     FSL_IMX7_PCI_INTA_IRQ = 122,
214757282adSAndrey Smirnov     FSL_IMX7_PCI_INTB_IRQ = 123,
215757282adSAndrey Smirnov     FSL_IMX7_PCI_INTC_IRQ = 124,
216757282adSAndrey Smirnov     FSL_IMX7_PCI_INTD_IRQ = 125,
217757282adSAndrey Smirnov 
218757282adSAndrey Smirnov     FSL_IMX7_UART7_IRQ    = 126,
219757282adSAndrey Smirnov 
220757282adSAndrey Smirnov #define FSL_IMX7_ENET_IRQ(i, n)  ((n) + ((i) ? 100 : 118))
221757282adSAndrey Smirnov 
222757282adSAndrey Smirnov     FSL_IMX7_MAX_IRQ      = 128,
223757282adSAndrey Smirnov };
224757282adSAndrey Smirnov 
225757282adSAndrey Smirnov #endif /* FSL_IMX7_H */
226