xref: /qemu/include/hw/arm/fsl-imx7.h (revision 757282ada8c64e233825d7e2ef1d8841fdf590fc)
1*757282adSAndrey Smirnov /*
2*757282adSAndrey Smirnov  * Copyright (c) 2018, Impinj, Inc.
3*757282adSAndrey Smirnov  *
4*757282adSAndrey Smirnov  * i.MX7 SoC definitions
5*757282adSAndrey Smirnov  *
6*757282adSAndrey Smirnov  * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
7*757282adSAndrey Smirnov  *
8*757282adSAndrey Smirnov  * This program is free software; you can redistribute it and/or modify
9*757282adSAndrey Smirnov  * it under the terms of the GNU General Public License as published by
10*757282adSAndrey Smirnov  * the Free Software Foundation; either version 2 of the License, or
11*757282adSAndrey Smirnov  * (at your option) any later version.
12*757282adSAndrey Smirnov  *
13*757282adSAndrey Smirnov  * This program is distributed in the hope that it will be useful,
14*757282adSAndrey Smirnov  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*757282adSAndrey Smirnov  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16*757282adSAndrey Smirnov  * GNU General Public License for more details.
17*757282adSAndrey Smirnov  */
18*757282adSAndrey Smirnov 
19*757282adSAndrey Smirnov #ifndef FSL_IMX7_H
20*757282adSAndrey Smirnov #define FSL_IMX7_H
21*757282adSAndrey Smirnov 
22*757282adSAndrey Smirnov #include "hw/arm/arm.h"
23*757282adSAndrey Smirnov #include "hw/cpu/a15mpcore.h"
24*757282adSAndrey Smirnov #include "hw/intc/imx_gpcv2.h"
25*757282adSAndrey Smirnov #include "hw/misc/imx7_ccm.h"
26*757282adSAndrey Smirnov #include "hw/misc/imx7_snvs.h"
27*757282adSAndrey Smirnov #include "hw/misc/imx7_gpr.h"
28*757282adSAndrey Smirnov #include "hw/misc/imx6_src.h"
29*757282adSAndrey Smirnov #include "hw/misc/imx2_wdt.h"
30*757282adSAndrey Smirnov #include "hw/gpio/imx_gpio.h"
31*757282adSAndrey Smirnov #include "hw/char/imx_serial.h"
32*757282adSAndrey Smirnov #include "hw/timer/imx_gpt.h"
33*757282adSAndrey Smirnov #include "hw/timer/imx_epit.h"
34*757282adSAndrey Smirnov #include "hw/i2c/imx_i2c.h"
35*757282adSAndrey Smirnov #include "hw/gpio/imx_gpio.h"
36*757282adSAndrey Smirnov #include "hw/sd/sdhci.h"
37*757282adSAndrey Smirnov #include "hw/ssi/imx_spi.h"
38*757282adSAndrey Smirnov #include "hw/net/imx_fec.h"
39*757282adSAndrey Smirnov #include "hw/pci-host/designware.h"
40*757282adSAndrey Smirnov #include "hw/usb/chipidea.h"
41*757282adSAndrey Smirnov #include "exec/memory.h"
42*757282adSAndrey Smirnov #include "cpu.h"
43*757282adSAndrey Smirnov 
44*757282adSAndrey Smirnov #define TYPE_FSL_IMX7 "fsl,imx7"
45*757282adSAndrey Smirnov #define FSL_IMX7(obj) OBJECT_CHECK(FslIMX7State, (obj), TYPE_FSL_IMX7)
46*757282adSAndrey Smirnov 
47*757282adSAndrey Smirnov enum FslIMX7Configuration {
48*757282adSAndrey Smirnov     FSL_IMX7_NUM_CPUS         = 2,
49*757282adSAndrey Smirnov     FSL_IMX7_NUM_UARTS        = 7,
50*757282adSAndrey Smirnov     FSL_IMX7_NUM_ETHS         = 2,
51*757282adSAndrey Smirnov     FSL_IMX7_ETH_NUM_TX_RINGS = 3,
52*757282adSAndrey Smirnov     FSL_IMX7_NUM_USDHCS       = 3,
53*757282adSAndrey Smirnov     FSL_IMX7_NUM_WDTS         = 4,
54*757282adSAndrey Smirnov     FSL_IMX7_NUM_GPTS         = 4,
55*757282adSAndrey Smirnov     FSL_IMX7_NUM_IOMUXCS      = 2,
56*757282adSAndrey Smirnov     FSL_IMX7_NUM_GPIOS        = 7,
57*757282adSAndrey Smirnov     FSL_IMX7_NUM_I2CS         = 4,
58*757282adSAndrey Smirnov     FSL_IMX7_NUM_ECSPIS       = 4,
59*757282adSAndrey Smirnov     FSL_IMX7_NUM_USBS         = 3,
60*757282adSAndrey Smirnov     FSL_IMX7_NUM_ADCS         = 2,
61*757282adSAndrey Smirnov };
62*757282adSAndrey Smirnov 
63*757282adSAndrey Smirnov typedef struct FslIMX7State {
64*757282adSAndrey Smirnov     /*< private >*/
65*757282adSAndrey Smirnov     DeviceState    parent_obj;
66*757282adSAndrey Smirnov 
67*757282adSAndrey Smirnov     /*< public >*/
68*757282adSAndrey Smirnov     ARMCPU             cpu[FSL_IMX7_NUM_CPUS];
69*757282adSAndrey Smirnov     A15MPPrivState     a7mpcore;
70*757282adSAndrey Smirnov     IMXGPTState        gpt[FSL_IMX7_NUM_GPTS];
71*757282adSAndrey Smirnov     IMXGPIOState       gpio[FSL_IMX7_NUM_GPIOS];
72*757282adSAndrey Smirnov     IMX7CCMState       ccm;
73*757282adSAndrey Smirnov     IMX7AnalogState    analog;
74*757282adSAndrey Smirnov     IMX7SNVSState      snvs;
75*757282adSAndrey Smirnov     IMXGPCv2State      gpcv2;
76*757282adSAndrey Smirnov     IMXSPIState        spi[FSL_IMX7_NUM_ECSPIS];
77*757282adSAndrey Smirnov     IMXI2CState        i2c[FSL_IMX7_NUM_I2CS];
78*757282adSAndrey Smirnov     IMXSerialState     uart[FSL_IMX7_NUM_UARTS];
79*757282adSAndrey Smirnov     IMXFECState        eth[FSL_IMX7_NUM_ETHS];
80*757282adSAndrey Smirnov     SDHCIState         usdhc[FSL_IMX7_NUM_USDHCS];
81*757282adSAndrey Smirnov     IMX2WdtState       wdt[FSL_IMX7_NUM_WDTS];
82*757282adSAndrey Smirnov     IMX7GPRState       gpr;
83*757282adSAndrey Smirnov     ChipideaState      usb[FSL_IMX7_NUM_USBS];
84*757282adSAndrey Smirnov     DesignwarePCIEHost pcie;
85*757282adSAndrey Smirnov } FslIMX7State;
86*757282adSAndrey Smirnov 
87*757282adSAndrey Smirnov enum FslIMX7MemoryMap {
88*757282adSAndrey Smirnov     FSL_IMX7_MMDC_ADDR            = 0x80000000,
89*757282adSAndrey Smirnov     FSL_IMX7_MMDC_SIZE            = 2 * 1024 * 1024 * 1024UL,
90*757282adSAndrey Smirnov 
91*757282adSAndrey Smirnov     FSL_IMX7_GPIO1_ADDR           = 0x30200000,
92*757282adSAndrey Smirnov     FSL_IMX7_GPIO2_ADDR           = 0x30210000,
93*757282adSAndrey Smirnov     FSL_IMX7_GPIO3_ADDR           = 0x30220000,
94*757282adSAndrey Smirnov     FSL_IMX7_GPIO4_ADDR           = 0x30230000,
95*757282adSAndrey Smirnov     FSL_IMX7_GPIO5_ADDR           = 0x30240000,
96*757282adSAndrey Smirnov     FSL_IMX7_GPIO6_ADDR           = 0x30250000,
97*757282adSAndrey Smirnov     FSL_IMX7_GPIO7_ADDR           = 0x30260000,
98*757282adSAndrey Smirnov 
99*757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000,
100*757282adSAndrey Smirnov 
101*757282adSAndrey Smirnov     FSL_IMX7_WDOG1_ADDR           = 0x30280000,
102*757282adSAndrey Smirnov     FSL_IMX7_WDOG2_ADDR           = 0x30290000,
103*757282adSAndrey Smirnov     FSL_IMX7_WDOG3_ADDR           = 0x302A0000,
104*757282adSAndrey Smirnov     FSL_IMX7_WDOG4_ADDR           = 0x302B0000,
105*757282adSAndrey Smirnov 
106*757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_LPSR_ADDR     = 0x302C0000,
107*757282adSAndrey Smirnov 
108*757282adSAndrey Smirnov     FSL_IMX7_GPT1_ADDR            = 0x302D0000,
109*757282adSAndrey Smirnov     FSL_IMX7_GPT2_ADDR            = 0x302E0000,
110*757282adSAndrey Smirnov     FSL_IMX7_GPT3_ADDR            = 0x302F0000,
111*757282adSAndrey Smirnov     FSL_IMX7_GPT4_ADDR            = 0x30300000,
112*757282adSAndrey Smirnov 
113*757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_ADDR          = 0x30330000,
114*757282adSAndrey Smirnov     FSL_IMX7_IOMUXC_GPR_ADDR      = 0x30340000,
115*757282adSAndrey Smirnov     FSL_IMX7_IOMUXCn_SIZE         = 0x1000,
116*757282adSAndrey Smirnov 
117*757282adSAndrey Smirnov     FSL_IMX7_ANALOG_ADDR          = 0x30360000,
118*757282adSAndrey Smirnov     FSL_IMX7_SNVS_ADDR            = 0x30370000,
119*757282adSAndrey Smirnov     FSL_IMX7_CCM_ADDR             = 0x30380000,
120*757282adSAndrey Smirnov 
121*757282adSAndrey Smirnov     FSL_IMX7_SRC_ADDR             = 0x30390000,
122*757282adSAndrey Smirnov     FSL_IMX7_SRC_SIZE             = 0x1000,
123*757282adSAndrey Smirnov 
124*757282adSAndrey Smirnov     FSL_IMX7_ADC1_ADDR            = 0x30610000,
125*757282adSAndrey Smirnov     FSL_IMX7_ADC2_ADDR            = 0x30620000,
126*757282adSAndrey Smirnov     FSL_IMX7_ADCn_SIZE            = 0x1000,
127*757282adSAndrey Smirnov 
128*757282adSAndrey Smirnov     FSL_IMX7_GPC_ADDR             = 0x303A0000,
129*757282adSAndrey Smirnov 
130*757282adSAndrey Smirnov     FSL_IMX7_I2C1_ADDR            = 0x30A20000,
131*757282adSAndrey Smirnov     FSL_IMX7_I2C2_ADDR            = 0x30A30000,
132*757282adSAndrey Smirnov     FSL_IMX7_I2C3_ADDR            = 0x30A40000,
133*757282adSAndrey Smirnov     FSL_IMX7_I2C4_ADDR            = 0x30A50000,
134*757282adSAndrey Smirnov 
135*757282adSAndrey Smirnov     FSL_IMX7_ECSPI1_ADDR          = 0x30820000,
136*757282adSAndrey Smirnov     FSL_IMX7_ECSPI2_ADDR          = 0x30830000,
137*757282adSAndrey Smirnov     FSL_IMX7_ECSPI3_ADDR          = 0x30840000,
138*757282adSAndrey Smirnov     FSL_IMX7_ECSPI4_ADDR          = 0x30630000,
139*757282adSAndrey Smirnov 
140*757282adSAndrey Smirnov     FSL_IMX7_LCDIF_ADDR           = 0x30730000,
141*757282adSAndrey Smirnov     FSL_IMX7_LCDIF_SIZE           = 0x1000,
142*757282adSAndrey Smirnov 
143*757282adSAndrey Smirnov     FSL_IMX7_UART1_ADDR           = 0x30860000,
144*757282adSAndrey Smirnov     /*
145*757282adSAndrey Smirnov      * Some versions of the reference manual claim that UART2 is @
146*757282adSAndrey Smirnov      * 0x30870000, but experiments with HW + DT files in upstream
147*757282adSAndrey Smirnov      * Linux kernel show that not to be true and that block is
148*757282adSAndrey Smirnov      * acutally located @ 0x30890000
149*757282adSAndrey Smirnov      */
150*757282adSAndrey Smirnov     FSL_IMX7_UART2_ADDR           = 0x30890000,
151*757282adSAndrey Smirnov     FSL_IMX7_UART3_ADDR           = 0x30880000,
152*757282adSAndrey Smirnov     FSL_IMX7_UART4_ADDR           = 0x30A60000,
153*757282adSAndrey Smirnov     FSL_IMX7_UART5_ADDR           = 0x30A70000,
154*757282adSAndrey Smirnov     FSL_IMX7_UART6_ADDR           = 0x30A80000,
155*757282adSAndrey Smirnov     FSL_IMX7_UART7_ADDR           = 0x30A90000,
156*757282adSAndrey Smirnov 
157*757282adSAndrey Smirnov     FSL_IMX7_ENET1_ADDR           = 0x30BE0000,
158*757282adSAndrey Smirnov     FSL_IMX7_ENET2_ADDR           = 0x30BF0000,
159*757282adSAndrey Smirnov 
160*757282adSAndrey Smirnov     FSL_IMX7_USB1_ADDR            = 0x30B10000,
161*757282adSAndrey Smirnov     FSL_IMX7_USBMISC1_ADDR        = 0x30B10200,
162*757282adSAndrey Smirnov     FSL_IMX7_USB2_ADDR            = 0x30B20000,
163*757282adSAndrey Smirnov     FSL_IMX7_USBMISC2_ADDR        = 0x30B20200,
164*757282adSAndrey Smirnov     FSL_IMX7_USB3_ADDR            = 0x30B30000,
165*757282adSAndrey Smirnov     FSL_IMX7_USBMISC3_ADDR        = 0x30B30200,
166*757282adSAndrey Smirnov     FSL_IMX7_USBMISCn_SIZE        = 0x200,
167*757282adSAndrey Smirnov 
168*757282adSAndrey Smirnov     FSL_IMX7_USDHC1_ADDR          = 0x30B40000,
169*757282adSAndrey Smirnov     FSL_IMX7_USDHC2_ADDR          = 0x30B50000,
170*757282adSAndrey Smirnov     FSL_IMX7_USDHC3_ADDR          = 0x30B60000,
171*757282adSAndrey Smirnov 
172*757282adSAndrey Smirnov     FSL_IMX7_SDMA_ADDR            = 0x30BD0000,
173*757282adSAndrey Smirnov     FSL_IMX7_SDMA_SIZE            = 0x1000,
174*757282adSAndrey Smirnov 
175*757282adSAndrey Smirnov     FSL_IMX7_A7MPCORE_ADDR        = 0x31000000,
176*757282adSAndrey Smirnov     FSL_IMX7_A7MPCORE_DAP_ADDR    = 0x30000000,
177*757282adSAndrey Smirnov 
178*757282adSAndrey Smirnov     FSL_IMX7_PCIE_REG_ADDR        = 0x33800000,
179*757282adSAndrey Smirnov     FSL_IMX7_PCIE_REG_SIZE        = 16 * 1024,
180*757282adSAndrey Smirnov 
181*757282adSAndrey Smirnov     FSL_IMX7_GPR_ADDR             = 0x30340000,
182*757282adSAndrey Smirnov };
183*757282adSAndrey Smirnov 
184*757282adSAndrey Smirnov enum FslIMX7IRQs {
185*757282adSAndrey Smirnov     FSL_IMX7_USDHC1_IRQ   = 22,
186*757282adSAndrey Smirnov     FSL_IMX7_USDHC2_IRQ   = 23,
187*757282adSAndrey Smirnov     FSL_IMX7_USDHC3_IRQ   = 24,
188*757282adSAndrey Smirnov 
189*757282adSAndrey Smirnov     FSL_IMX7_UART1_IRQ    = 26,
190*757282adSAndrey Smirnov     FSL_IMX7_UART2_IRQ    = 27,
191*757282adSAndrey Smirnov     FSL_IMX7_UART3_IRQ    = 28,
192*757282adSAndrey Smirnov     FSL_IMX7_UART4_IRQ    = 29,
193*757282adSAndrey Smirnov     FSL_IMX7_UART5_IRQ    = 30,
194*757282adSAndrey Smirnov     FSL_IMX7_UART6_IRQ    = 16,
195*757282adSAndrey Smirnov 
196*757282adSAndrey Smirnov     FSL_IMX7_ECSPI1_IRQ   = 31,
197*757282adSAndrey Smirnov     FSL_IMX7_ECSPI2_IRQ   = 32,
198*757282adSAndrey Smirnov     FSL_IMX7_ECSPI3_IRQ   = 33,
199*757282adSAndrey Smirnov     FSL_IMX7_ECSPI4_IRQ   = 34,
200*757282adSAndrey Smirnov 
201*757282adSAndrey Smirnov     FSL_IMX7_I2C1_IRQ     = 35,
202*757282adSAndrey Smirnov     FSL_IMX7_I2C2_IRQ     = 36,
203*757282adSAndrey Smirnov     FSL_IMX7_I2C3_IRQ     = 37,
204*757282adSAndrey Smirnov     FSL_IMX7_I2C4_IRQ     = 38,
205*757282adSAndrey Smirnov 
206*757282adSAndrey Smirnov     FSL_IMX7_USB1_IRQ     = 43,
207*757282adSAndrey Smirnov     FSL_IMX7_USB2_IRQ     = 42,
208*757282adSAndrey Smirnov     FSL_IMX7_USB3_IRQ     = 40,
209*757282adSAndrey Smirnov 
210*757282adSAndrey Smirnov     FSL_IMX7_PCI_INTA_IRQ = 122,
211*757282adSAndrey Smirnov     FSL_IMX7_PCI_INTB_IRQ = 123,
212*757282adSAndrey Smirnov     FSL_IMX7_PCI_INTC_IRQ = 124,
213*757282adSAndrey Smirnov     FSL_IMX7_PCI_INTD_IRQ = 125,
214*757282adSAndrey Smirnov 
215*757282adSAndrey Smirnov     FSL_IMX7_UART7_IRQ    = 126,
216*757282adSAndrey Smirnov 
217*757282adSAndrey Smirnov #define FSL_IMX7_ENET_IRQ(i, n)  ((n) + ((i) ? 100 : 118))
218*757282adSAndrey Smirnov 
219*757282adSAndrey Smirnov     FSL_IMX7_MAX_IRQ      = 128,
220*757282adSAndrey Smirnov };
221*757282adSAndrey Smirnov 
222*757282adSAndrey Smirnov #endif /* FSL_IMX7_H */
223