xref: /qemu/include/hw/arm/exynos4210.h (revision ec150c7e09071bcf51bfaa8071fe23efb6df69f7)
18e03cf1eSEvgeny Voevodin /*
28e03cf1eSEvgeny Voevodin  *  Samsung exynos4210 SoC emulation
38e03cf1eSEvgeny Voevodin  *
48e03cf1eSEvgeny Voevodin  *  Copyright (c) 2011 Samsung Electronics Co., Ltd. All rights reserved.
58e03cf1eSEvgeny Voevodin  *    Maksim Kozlov <m.kozlov@samsung.com>
68e03cf1eSEvgeny Voevodin  *    Evgeny Voevodin <e.voevodin@samsung.com>
78e03cf1eSEvgeny Voevodin  *    Igor Mitsyanko <i.mitsyanko@samsung.com>
88e03cf1eSEvgeny Voevodin  *
98e03cf1eSEvgeny Voevodin  *
108e03cf1eSEvgeny Voevodin  *  This program is free software; you can redistribute it and/or modify it
118e03cf1eSEvgeny Voevodin  *  under the terms of the GNU General Public License as published by the
128e03cf1eSEvgeny Voevodin  *  Free Software Foundation; either version 2 of the License, or
138e03cf1eSEvgeny Voevodin  *  (at your option) any later version.
148e03cf1eSEvgeny Voevodin  *
158e03cf1eSEvgeny Voevodin  *  This program is distributed in the hope that it will be useful, but WITHOUT
168e03cf1eSEvgeny Voevodin  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
178e03cf1eSEvgeny Voevodin  *  FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
188e03cf1eSEvgeny Voevodin  *  for more details.
198e03cf1eSEvgeny Voevodin  *
208e03cf1eSEvgeny Voevodin  *  You should have received a copy of the GNU General Public License along
218e03cf1eSEvgeny Voevodin  *  with this program; if not, see <http://www.gnu.org/licenses/>.
228e03cf1eSEvgeny Voevodin  */
238e03cf1eSEvgeny Voevodin 
242a6a4076SMarkus Armbruster #ifndef EXYNOS4210_H
252a6a4076SMarkus Armbruster #define EXYNOS4210_H
268e03cf1eSEvgeny Voevodin 
27*ec150c7eSMarkus Armbruster #include "hw/sysbus.h"
28fcf5ef2aSThomas Huth #include "target/arm/cpu-qom.h"
298e03cf1eSEvgeny Voevodin 
308e03cf1eSEvgeny Voevodin #define EXYNOS4210_NCPUS                    2
318e03cf1eSEvgeny Voevodin 
320caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM0_BASE_ADDR          0x40000000
330caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM1_BASE_ADDR          0xa0000000
340caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM_MAX_SIZE            0x60000000  /* 1.5 GB */
350caa7113SEvgeny Voevodin 
360caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_BASE_ADDR           0x00000000
370caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_SIZE                0x00010000  /* 64 KB */
380caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_MIRROR_BASE_ADDR    0x02000000
390caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_MIRROR_SIZE         0x00010000  /* 64 KB */
400caa7113SEvgeny Voevodin 
410caa7113SEvgeny Voevodin #define EXYNOS4210_IRAM_BASE_ADDR           0x02020000
420caa7113SEvgeny Voevodin #define EXYNOS4210_IRAM_SIZE                0x00020000  /* 128 KB */
430caa7113SEvgeny Voevodin 
440caa7113SEvgeny Voevodin /* Secondary CPU startup code is in IROM memory */
450caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_BOOT_ADDR            EXYNOS4210_IROM_BASE_ADDR
460caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_BOOT_SIZE            0x1000
470caa7113SEvgeny Voevodin #define EXYNOS4210_BASE_BOOT_ADDR           EXYNOS4210_DRAM0_BASE_ADDR
480caa7113SEvgeny Voevodin /* Secondary CPU polling address to get loader start from */
490caa7113SEvgeny Voevodin #define EXYNOS4210_SECOND_CPU_BOOTREG       0x10020814
500caa7113SEvgeny Voevodin 
510caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_PRIVATE_BASE_ADDR    0x10500000
520caa7113SEvgeny Voevodin #define EXYNOS4210_L2X0_BASE_ADDR           0x10502000
530caa7113SEvgeny Voevodin 
548e03cf1eSEvgeny Voevodin /*
558e03cf1eSEvgeny Voevodin  * exynos4210 IRQ subsystem stub definitions.
568e03cf1eSEvgeny Voevodin  */
5761558e7aSEvgeny Voevodin #define EXYNOS4210_IRQ_GATE_NINPUTS 2 /* Internal and External GIC */
588e03cf1eSEvgeny Voevodin 
598e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ  64
608e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ  16
618e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_INT_COMBINER_IN_IRQ   \
628e03cf1eSEvgeny Voevodin     (EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ * 8)
638e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ   \
648e03cf1eSEvgeny Voevodin     (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8)
658e03cf1eSEvgeny Voevodin 
668e03cf1eSEvgeny Voevodin #define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit)  ((grp)*8 + (bit))
678e03cf1eSEvgeny Voevodin #define EXYNOS4210_COMBINER_GET_GRP_NUM(irq)       ((irq) / 8)
688e03cf1eSEvgeny Voevodin #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \
698e03cf1eSEvgeny Voevodin     ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq))
708e03cf1eSEvgeny Voevodin 
718e03cf1eSEvgeny Voevodin /* IRQs number for external and internal GIC */
728e03cf1eSEvgeny Voevodin #define EXYNOS4210_EXT_GIC_NIRQ     (160-32)
738e03cf1eSEvgeny Voevodin #define EXYNOS4210_INT_GIC_NIRQ     64
748e03cf1eSEvgeny Voevodin 
75ffbbe7d0SMitsyanko Igor #define EXYNOS4210_I2C_NUMBER               9
76ffbbe7d0SMitsyanko Igor 
778e03cf1eSEvgeny Voevodin typedef struct Exynos4210Irq {
788e03cf1eSEvgeny Voevodin     qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
798e03cf1eSEvgeny Voevodin     qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ];
808e03cf1eSEvgeny Voevodin     qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ];
818e03cf1eSEvgeny Voevodin     qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ];
828e03cf1eSEvgeny Voevodin     qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
838e03cf1eSEvgeny Voevodin } Exynos4210Irq;
848e03cf1eSEvgeny Voevodin 
850caa7113SEvgeny Voevodin typedef struct Exynos4210State {
8698e4f4fdSPhilippe Mathieu-Daudé     /*< private >*/
8798e4f4fdSPhilippe Mathieu-Daudé     SysBusDevice parent_obj;
8898e4f4fdSPhilippe Mathieu-Daudé     /*< public >*/
89ef6cbcc5SAndreas Färber     ARMCPU *cpu[EXYNOS4210_NCPUS];
900caa7113SEvgeny Voevodin     Exynos4210Irq irqs;
910caa7113SEvgeny Voevodin     qemu_irq *irq_table;
920caa7113SEvgeny Voevodin 
930caa7113SEvgeny Voevodin     MemoryRegion chipid_mem;
940caa7113SEvgeny Voevodin     MemoryRegion iram_mem;
950caa7113SEvgeny Voevodin     MemoryRegion irom_mem;
960caa7113SEvgeny Voevodin     MemoryRegion irom_alias_mem;
970caa7113SEvgeny Voevodin     MemoryRegion boot_secondary;
980caa7113SEvgeny Voevodin     MemoryRegion bootreg_mem;
99a5c82852SAndreas Färber     I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER];
1000caa7113SEvgeny Voevodin } Exynos4210State;
1010caa7113SEvgeny Voevodin 
10298e4f4fdSPhilippe Mathieu-Daudé #define TYPE_EXYNOS4210_SOC "exynos4210"
10398e4f4fdSPhilippe Mathieu-Daudé #define EXYNOS4210_SOC(obj) \
10498e4f4fdSPhilippe Mathieu-Daudé     OBJECT_CHECK(Exynos4210State, obj, TYPE_EXYNOS4210_SOC)
10598e4f4fdSPhilippe Mathieu-Daudé 
1069543b0cdSAndreas Färber void exynos4210_write_secondary(ARMCPU *cpu,
1073f088e36SEvgeny Voevodin         const struct arm_boot_info *info);
1083f088e36SEvgeny Voevodin 
1098e03cf1eSEvgeny Voevodin /* Initialize exynos4210 IRQ subsystem stub */
1108e03cf1eSEvgeny Voevodin qemu_irq *exynos4210_init_irq(Exynos4210Irq *env);
1118e03cf1eSEvgeny Voevodin 
1128e03cf1eSEvgeny Voevodin /* Initialize board IRQs.
1138e03cf1eSEvgeny Voevodin  * These IRQs contain splitted Int/External Combiner and External Gic IRQs */
1148e03cf1eSEvgeny Voevodin void exynos4210_init_board_irqs(Exynos4210Irq *s);
1158e03cf1eSEvgeny Voevodin 
1168e03cf1eSEvgeny Voevodin /* Get IRQ number from exynos4210 IRQ subsystem stub.
1178e03cf1eSEvgeny Voevodin  * To identify IRQ source use internal combiner group and bit number
1188e03cf1eSEvgeny Voevodin  *  grp - group number
1198e03cf1eSEvgeny Voevodin  *  bit - bit number inside group */
1208e03cf1eSEvgeny Voevodin uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit);
1218e03cf1eSEvgeny Voevodin 
1228e03cf1eSEvgeny Voevodin /*
1238e03cf1eSEvgeny Voevodin  * Get Combiner input GPIO into irqs structure
1248e03cf1eSEvgeny Voevodin  */
1258e03cf1eSEvgeny Voevodin void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev,
1268e03cf1eSEvgeny Voevodin         int ext);
1278e03cf1eSEvgeny Voevodin 
128e5a4914eSMaksim Kozlov /*
129e5a4914eSMaksim Kozlov  * exynos4210 UART
130e5a4914eSMaksim Kozlov  */
131a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr,
132e5a4914eSMaksim Kozlov                                     int fifo_size,
133e5a4914eSMaksim Kozlov                                     int channel,
1340ec7b3e7SMarc-André Lureau                                     Chardev *chr,
135e5a4914eSMaksim Kozlov                                     qemu_irq irq);
136e5a4914eSMaksim Kozlov 
1372a6a4076SMarkus Armbruster #endif /* EXYNOS4210_H */
138