18e03cf1eSEvgeny Voevodin /* 28e03cf1eSEvgeny Voevodin * Samsung exynos4210 SoC emulation 38e03cf1eSEvgeny Voevodin * 48e03cf1eSEvgeny Voevodin * Copyright (c) 2011 Samsung Electronics Co., Ltd. All rights reserved. 58e03cf1eSEvgeny Voevodin * Maksim Kozlov <m.kozlov@samsung.com> 68e03cf1eSEvgeny Voevodin * Evgeny Voevodin <e.voevodin@samsung.com> 78e03cf1eSEvgeny Voevodin * Igor Mitsyanko <i.mitsyanko@samsung.com> 88e03cf1eSEvgeny Voevodin * 98e03cf1eSEvgeny Voevodin * 108e03cf1eSEvgeny Voevodin * This program is free software; you can redistribute it and/or modify it 118e03cf1eSEvgeny Voevodin * under the terms of the GNU General Public License as published by the 128e03cf1eSEvgeny Voevodin * Free Software Foundation; either version 2 of the License, or 138e03cf1eSEvgeny Voevodin * (at your option) any later version. 148e03cf1eSEvgeny Voevodin * 158e03cf1eSEvgeny Voevodin * This program is distributed in the hope that it will be useful, but WITHOUT 168e03cf1eSEvgeny Voevodin * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 178e03cf1eSEvgeny Voevodin * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 188e03cf1eSEvgeny Voevodin * for more details. 198e03cf1eSEvgeny Voevodin * 208e03cf1eSEvgeny Voevodin * You should have received a copy of the GNU General Public License along 218e03cf1eSEvgeny Voevodin * with this program; if not, see <http://www.gnu.org/licenses/>. 228e03cf1eSEvgeny Voevodin */ 238e03cf1eSEvgeny Voevodin 242a6a4076SMarkus Armbruster #ifndef EXYNOS4210_H 252a6a4076SMarkus Armbruster #define EXYNOS4210_H 268e03cf1eSEvgeny Voevodin 27dab15fbeSGuenter Roeck #include "hw/or-irq.h" 28ec150c7eSMarkus Armbruster #include "hw/sysbus.h" 295b241728SPeter Maydell #include "hw/cpu/a9mpcore.h" 3078cb12a9SPeter Maydell #include "hw/intc/exynos4210_gic.h" 317582d930SPeter Maydell #include "hw/core/split-irq.h" 32fcf5ef2aSThomas Huth #include "target/arm/cpu-qom.h" 33db1015e9SEduardo Habkost #include "qom/object.h" 348e03cf1eSEvgeny Voevodin 358e03cf1eSEvgeny Voevodin #define EXYNOS4210_NCPUS 2 368e03cf1eSEvgeny Voevodin 370caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM0_BASE_ADDR 0x40000000 380caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM1_BASE_ADDR 0xa0000000 390caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM_MAX_SIZE 0x60000000 /* 1.5 GB */ 400caa7113SEvgeny Voevodin 410caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_BASE_ADDR 0x00000000 420caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_SIZE 0x00010000 /* 64 KB */ 430caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_MIRROR_BASE_ADDR 0x02000000 440caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_MIRROR_SIZE 0x00010000 /* 64 KB */ 450caa7113SEvgeny Voevodin 460caa7113SEvgeny Voevodin #define EXYNOS4210_IRAM_BASE_ADDR 0x02020000 470caa7113SEvgeny Voevodin #define EXYNOS4210_IRAM_SIZE 0x00020000 /* 128 KB */ 480caa7113SEvgeny Voevodin 490caa7113SEvgeny Voevodin /* Secondary CPU startup code is in IROM memory */ 500caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_BOOT_ADDR EXYNOS4210_IROM_BASE_ADDR 510caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_BOOT_SIZE 0x1000 520caa7113SEvgeny Voevodin #define EXYNOS4210_BASE_BOOT_ADDR EXYNOS4210_DRAM0_BASE_ADDR 530caa7113SEvgeny Voevodin /* Secondary CPU polling address to get loader start from */ 540caa7113SEvgeny Voevodin #define EXYNOS4210_SECOND_CPU_BOOTREG 0x10020814 550caa7113SEvgeny Voevodin 560caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_PRIVATE_BASE_ADDR 0x10500000 570caa7113SEvgeny Voevodin #define EXYNOS4210_L2X0_BASE_ADDR 0x10502000 580caa7113SEvgeny Voevodin 598e03cf1eSEvgeny Voevodin /* 608e03cf1eSEvgeny Voevodin * exynos4210 IRQ subsystem stub definitions. 618e03cf1eSEvgeny Voevodin */ 6261558e7aSEvgeny Voevodin #define EXYNOS4210_IRQ_GATE_NINPUTS 2 /* Internal and External GIC */ 638e03cf1eSEvgeny Voevodin 648e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ 64 658e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ 16 668e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_INT_COMBINER_IN_IRQ \ 678e03cf1eSEvgeny Voevodin (EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ * 8) 688e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ 698e03cf1eSEvgeny Voevodin (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) 708e03cf1eSEvgeny Voevodin 71ffbbe7d0SMitsyanko Igor #define EXYNOS4210_I2C_NUMBER 9 72ffbbe7d0SMitsyanko Igor 73dab15fbeSGuenter Roeck #define EXYNOS4210_NUM_DMA 3 74dab15fbeSGuenter Roeck 757582d930SPeter Maydell /* 767582d930SPeter Maydell * We need one splitter for every external combiner input, plus 77*76621953SPeter Maydell * one for every non-zero entry in combiner_grp_to_gic_id[], 78*76621953SPeter Maydell * minus one for every external combiner ID in second or later 79*76621953SPeter Maydell * places in a combinermap[] line. 807582d930SPeter Maydell * We'll assert in exynos4210_init_board_irqs() if this is wrong. 817582d930SPeter Maydell */ 82*76621953SPeter Maydell #define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) 837582d930SPeter Maydell 848e03cf1eSEvgeny Voevodin typedef struct Exynos4210Irq { 858e03cf1eSEvgeny Voevodin qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; 868e03cf1eSEvgeny Voevodin qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; 878e03cf1eSEvgeny Voevodin } Exynos4210Irq; 888e03cf1eSEvgeny Voevodin 89db1015e9SEduardo Habkost struct Exynos4210State { 9098e4f4fdSPhilippe Mathieu-Daudé /*< private >*/ 9198e4f4fdSPhilippe Mathieu-Daudé SysBusDevice parent_obj; 9298e4f4fdSPhilippe Mathieu-Daudé /*< public >*/ 93ef6cbcc5SAndreas Färber ARMCPU *cpu[EXYNOS4210_NCPUS]; 940caa7113SEvgeny Voevodin Exynos4210Irq irqs; 95771dee52SPeter Maydell qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; 960caa7113SEvgeny Voevodin 970caa7113SEvgeny Voevodin MemoryRegion chipid_mem; 980caa7113SEvgeny Voevodin MemoryRegion iram_mem; 990caa7113SEvgeny Voevodin MemoryRegion irom_mem; 1000caa7113SEvgeny Voevodin MemoryRegion irom_alias_mem; 1010caa7113SEvgeny Voevodin MemoryRegion boot_secondary; 1020caa7113SEvgeny Voevodin MemoryRegion bootreg_mem; 103a5c82852SAndreas Färber I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; 104dab15fbeSGuenter Roeck qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; 1052bd84b68SPeter Maydell qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; 1065b241728SPeter Maydell A9MPPrivState a9mpcore; 10778cb12a9SPeter Maydell Exynos4210GicState ext_gic; 1087582d930SPeter Maydell SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; 109db1015e9SEduardo Habkost }; 1100caa7113SEvgeny Voevodin 11198e4f4fdSPhilippe Mathieu-Daudé #define TYPE_EXYNOS4210_SOC "exynos4210" 1128063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) 11398e4f4fdSPhilippe Mathieu-Daudé 1149543b0cdSAndreas Färber void exynos4210_write_secondary(ARMCPU *cpu, 1153f088e36SEvgeny Voevodin const struct arm_boot_info *info); 1163f088e36SEvgeny Voevodin 1178e03cf1eSEvgeny Voevodin /* Get IRQ number from exynos4210 IRQ subsystem stub. 1188e03cf1eSEvgeny Voevodin * To identify IRQ source use internal combiner group and bit number 1198e03cf1eSEvgeny Voevodin * grp - group number 1208e03cf1eSEvgeny Voevodin * bit - bit number inside group */ 1218e03cf1eSEvgeny Voevodin uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); 1228e03cf1eSEvgeny Voevodin 1238e03cf1eSEvgeny Voevodin /* 124e5a4914eSMaksim Kozlov * exynos4210 UART 125e5a4914eSMaksim Kozlov */ 126a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr, 127e5a4914eSMaksim Kozlov int fifo_size, 128e5a4914eSMaksim Kozlov int channel, 1290ec7b3e7SMarc-André Lureau Chardev *chr, 130e5a4914eSMaksim Kozlov qemu_irq irq); 131e5a4914eSMaksim Kozlov 1322a6a4076SMarkus Armbruster #endif /* EXYNOS4210_H */ 133