18e03cf1eSEvgeny Voevodin /* 28e03cf1eSEvgeny Voevodin * Samsung exynos4210 SoC emulation 38e03cf1eSEvgeny Voevodin * 48e03cf1eSEvgeny Voevodin * Copyright (c) 2011 Samsung Electronics Co., Ltd. All rights reserved. 58e03cf1eSEvgeny Voevodin * Maksim Kozlov <m.kozlov@samsung.com> 68e03cf1eSEvgeny Voevodin * Evgeny Voevodin <e.voevodin@samsung.com> 78e03cf1eSEvgeny Voevodin * Igor Mitsyanko <i.mitsyanko@samsung.com> 88e03cf1eSEvgeny Voevodin * 98e03cf1eSEvgeny Voevodin * 108e03cf1eSEvgeny Voevodin * This program is free software; you can redistribute it and/or modify it 118e03cf1eSEvgeny Voevodin * under the terms of the GNU General Public License as published by the 128e03cf1eSEvgeny Voevodin * Free Software Foundation; either version 2 of the License, or 138e03cf1eSEvgeny Voevodin * (at your option) any later version. 148e03cf1eSEvgeny Voevodin * 158e03cf1eSEvgeny Voevodin * This program is distributed in the hope that it will be useful, but WITHOUT 168e03cf1eSEvgeny Voevodin * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 178e03cf1eSEvgeny Voevodin * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 188e03cf1eSEvgeny Voevodin * for more details. 198e03cf1eSEvgeny Voevodin * 208e03cf1eSEvgeny Voevodin * You should have received a copy of the GNU General Public License along 218e03cf1eSEvgeny Voevodin * with this program; if not, see <http://www.gnu.org/licenses/>. 228e03cf1eSEvgeny Voevodin * 238e03cf1eSEvgeny Voevodin */ 248e03cf1eSEvgeny Voevodin 258e03cf1eSEvgeny Voevodin 268e03cf1eSEvgeny Voevodin #ifndef EXYNOS4210_H_ 278e03cf1eSEvgeny Voevodin #define EXYNOS4210_H_ 288e03cf1eSEvgeny Voevodin 298e03cf1eSEvgeny Voevodin #include "qemu-common.h" 30022c62cbSPaolo Bonzini #include "exec/memory.h" 31*16fd6461SPaolo Bonzini #include "target-arm/cpu-qom.h" 328e03cf1eSEvgeny Voevodin 338e03cf1eSEvgeny Voevodin #define EXYNOS4210_NCPUS 2 348e03cf1eSEvgeny Voevodin 350caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM0_BASE_ADDR 0x40000000 360caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM1_BASE_ADDR 0xa0000000 370caa7113SEvgeny Voevodin #define EXYNOS4210_DRAM_MAX_SIZE 0x60000000 /* 1.5 GB */ 380caa7113SEvgeny Voevodin 390caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_BASE_ADDR 0x00000000 400caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_SIZE 0x00010000 /* 64 KB */ 410caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_MIRROR_BASE_ADDR 0x02000000 420caa7113SEvgeny Voevodin #define EXYNOS4210_IROM_MIRROR_SIZE 0x00010000 /* 64 KB */ 430caa7113SEvgeny Voevodin 440caa7113SEvgeny Voevodin #define EXYNOS4210_IRAM_BASE_ADDR 0x02020000 450caa7113SEvgeny Voevodin #define EXYNOS4210_IRAM_SIZE 0x00020000 /* 128 KB */ 460caa7113SEvgeny Voevodin 470caa7113SEvgeny Voevodin /* Secondary CPU startup code is in IROM memory */ 480caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_BOOT_ADDR EXYNOS4210_IROM_BASE_ADDR 490caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_BOOT_SIZE 0x1000 500caa7113SEvgeny Voevodin #define EXYNOS4210_BASE_BOOT_ADDR EXYNOS4210_DRAM0_BASE_ADDR 510caa7113SEvgeny Voevodin /* Secondary CPU polling address to get loader start from */ 520caa7113SEvgeny Voevodin #define EXYNOS4210_SECOND_CPU_BOOTREG 0x10020814 530caa7113SEvgeny Voevodin 540caa7113SEvgeny Voevodin #define EXYNOS4210_SMP_PRIVATE_BASE_ADDR 0x10500000 550caa7113SEvgeny Voevodin #define EXYNOS4210_L2X0_BASE_ADDR 0x10502000 560caa7113SEvgeny Voevodin 578e03cf1eSEvgeny Voevodin /* 588e03cf1eSEvgeny Voevodin * exynos4210 IRQ subsystem stub definitions. 598e03cf1eSEvgeny Voevodin */ 6061558e7aSEvgeny Voevodin #define EXYNOS4210_IRQ_GATE_NINPUTS 2 /* Internal and External GIC */ 618e03cf1eSEvgeny Voevodin 628e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ 64 638e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ 16 648e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_INT_COMBINER_IN_IRQ \ 658e03cf1eSEvgeny Voevodin (EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ * 8) 668e03cf1eSEvgeny Voevodin #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ 678e03cf1eSEvgeny Voevodin (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) 688e03cf1eSEvgeny Voevodin 698e03cf1eSEvgeny Voevodin #define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit)) 708e03cf1eSEvgeny Voevodin #define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) 718e03cf1eSEvgeny Voevodin #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ 728e03cf1eSEvgeny Voevodin ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) 738e03cf1eSEvgeny Voevodin 748e03cf1eSEvgeny Voevodin /* IRQs number for external and internal GIC */ 758e03cf1eSEvgeny Voevodin #define EXYNOS4210_EXT_GIC_NIRQ (160-32) 768e03cf1eSEvgeny Voevodin #define EXYNOS4210_INT_GIC_NIRQ 64 778e03cf1eSEvgeny Voevodin 78ffbbe7d0SMitsyanko Igor #define EXYNOS4210_I2C_NUMBER 9 79ffbbe7d0SMitsyanko Igor 808e03cf1eSEvgeny Voevodin typedef struct Exynos4210Irq { 818e03cf1eSEvgeny Voevodin qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; 828e03cf1eSEvgeny Voevodin qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; 838e03cf1eSEvgeny Voevodin qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ]; 848e03cf1eSEvgeny Voevodin qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; 858e03cf1eSEvgeny Voevodin qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; 868e03cf1eSEvgeny Voevodin } Exynos4210Irq; 878e03cf1eSEvgeny Voevodin 880caa7113SEvgeny Voevodin typedef struct Exynos4210State { 89ef6cbcc5SAndreas Färber ARMCPU *cpu[EXYNOS4210_NCPUS]; 900caa7113SEvgeny Voevodin Exynos4210Irq irqs; 910caa7113SEvgeny Voevodin qemu_irq *irq_table; 920caa7113SEvgeny Voevodin 930caa7113SEvgeny Voevodin MemoryRegion chipid_mem; 940caa7113SEvgeny Voevodin MemoryRegion iram_mem; 950caa7113SEvgeny Voevodin MemoryRegion irom_mem; 960caa7113SEvgeny Voevodin MemoryRegion irom_alias_mem; 970caa7113SEvgeny Voevodin MemoryRegion dram0_mem; 980caa7113SEvgeny Voevodin MemoryRegion dram1_mem; 990caa7113SEvgeny Voevodin MemoryRegion boot_secondary; 1000caa7113SEvgeny Voevodin MemoryRegion bootreg_mem; 101a5c82852SAndreas Färber I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; 1020caa7113SEvgeny Voevodin } Exynos4210State; 1030caa7113SEvgeny Voevodin 1049543b0cdSAndreas Färber void exynos4210_write_secondary(ARMCPU *cpu, 1053f088e36SEvgeny Voevodin const struct arm_boot_info *info); 1063f088e36SEvgeny Voevodin 1070caa7113SEvgeny Voevodin Exynos4210State *exynos4210_init(MemoryRegion *system_mem, 1080caa7113SEvgeny Voevodin unsigned long ram_size); 1090caa7113SEvgeny Voevodin 1108e03cf1eSEvgeny Voevodin /* Initialize exynos4210 IRQ subsystem stub */ 1118e03cf1eSEvgeny Voevodin qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); 1128e03cf1eSEvgeny Voevodin 1138e03cf1eSEvgeny Voevodin /* Initialize board IRQs. 1148e03cf1eSEvgeny Voevodin * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ 1158e03cf1eSEvgeny Voevodin void exynos4210_init_board_irqs(Exynos4210Irq *s); 1168e03cf1eSEvgeny Voevodin 1178e03cf1eSEvgeny Voevodin /* Get IRQ number from exynos4210 IRQ subsystem stub. 1188e03cf1eSEvgeny Voevodin * To identify IRQ source use internal combiner group and bit number 1198e03cf1eSEvgeny Voevodin * grp - group number 1208e03cf1eSEvgeny Voevodin * bit - bit number inside group */ 1218e03cf1eSEvgeny Voevodin uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); 1228e03cf1eSEvgeny Voevodin 1238e03cf1eSEvgeny Voevodin /* 1248e03cf1eSEvgeny Voevodin * Get Combiner input GPIO into irqs structure 1258e03cf1eSEvgeny Voevodin */ 1268e03cf1eSEvgeny Voevodin void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, 1278e03cf1eSEvgeny Voevodin int ext); 1288e03cf1eSEvgeny Voevodin 129e5a4914eSMaksim Kozlov /* 130e5a4914eSMaksim Kozlov * exynos4210 UART 131e5a4914eSMaksim Kozlov */ 132a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr, 133e5a4914eSMaksim Kozlov int fifo_size, 134e5a4914eSMaksim Kozlov int channel, 135e5a4914eSMaksim Kozlov CharDriverState *chr, 136e5a4914eSMaksim Kozlov qemu_irq irq); 137e5a4914eSMaksim Kozlov 1388e03cf1eSEvgeny Voevodin #endif /* EXYNOS4210_H_ */ 139