143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * 643e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 743e3346eSAndrew Jeffery * 843e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 943e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1043e3346eSAndrew Jeffery */ 1143e3346eSAndrew Jeffery 12ff90606fSCédric Le Goater #ifndef ASPEED_SOC_H 13ff90606fSCédric Le Goater #define ASPEED_SOC_H 1443e3346eSAndrew Jeffery 15f25c0ae1SCédric Le Goater #include "hw/cpu/a15mpcore.h" 1643e3346eSAndrew Jeffery #include "hw/intc/aspeed_vic.h" 17334973bbSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 18c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 19118c82e7SEddie James #include "hw/misc/aspeed_xdma.h" 2043e3346eSAndrew Jeffery #include "hw/timer/aspeed_timer.h" 21*ea5dcf4eSPhilippe Mathieu-Daudé #include "hw/rtc/aspeed_rtc.h" 2216020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 237c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 24013befe1SCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 25ea337c65SCédric Le Goater #include "hw/net/ftgmac100.h" 26ec150c7eSMarkus Armbruster #include "target/arm/cpu.h" 27fdcc7c06SRashmica Gupta #include "hw/gpio/aspeed_gpio.h" 282bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 2943e3346eSAndrew Jeffery 30dbcabeebSCédric Le Goater #define ASPEED_SPIS_NUM 2 316b2b2a70SJoel Stanley #define ASPEED_WDTS_NUM 4 32ece09beeSCédric Le Goater #define ASPEED_CPUS_NUM 2 33d300db02SJoel Stanley #define ASPEED_MACS_NUM 4 34dbcabeebSCédric Le Goater 35ff90606fSCédric Le Goater typedef struct AspeedSoCState { 3643e3346eSAndrew Jeffery /*< private >*/ 3743e3346eSAndrew Jeffery DeviceState parent; 3843e3346eSAndrew Jeffery 3943e3346eSAndrew Jeffery /*< public >*/ 40ece09beeSCédric Le Goater ARMCPU cpu[ASPEED_CPUS_NUM]; 41ece09beeSCédric Le Goater uint32_t num_cpus; 42f25c0ae1SCédric Le Goater A15MPPrivState a7mpcore; 4374af4eecSCédric Le Goater MemoryRegion sram; 4443e3346eSAndrew Jeffery AspeedVICState vic; 4575fb4577SJoel Stanley AspeedRtcState rtc; 4643e3346eSAndrew Jeffery AspeedTimerCtrlState timerctrl; 4716020011SCédric Le Goater AspeedI2CState i2c; 48334973bbSAndrew Jeffery AspeedSCUState scu; 49118c82e7SEddie James AspeedXDMAState xdma; 500e5803dfSCédric Le Goater AspeedSMCState fmc; 51dbcabeebSCédric Le Goater AspeedSMCState spi[ASPEED_SPIS_NUM]; 52c2da8a8bSCédric Le Goater AspeedSDMCState sdmc; 53f986ee1dSJoel Stanley AspeedWDTState wdt[ASPEED_WDTS_NUM]; 5467340990SCédric Le Goater FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; 55289251b0SCédric Le Goater AspeedMiiState mii[ASPEED_MACS_NUM]; 56fdcc7c06SRashmica Gupta AspeedGPIOState gpio; 57f25c0ae1SCédric Le Goater AspeedGPIOState gpio_1_8v; 582bea128cSEddie James AspeedSDHCIState sdhci; 59ff90606fSCédric Le Goater } AspeedSoCState; 6043e3346eSAndrew Jeffery 61ff90606fSCédric Le Goater #define TYPE_ASPEED_SOC "aspeed-soc" 62ff90606fSCédric Le Goater #define ASPEED_SOC(obj) OBJECT_CHECK(AspeedSoCState, (obj), TYPE_ASPEED_SOC) 6343e3346eSAndrew Jeffery 6454ecafb7SCédric Le Goater typedef struct AspeedSoCClass { 6554ecafb7SCédric Le Goater DeviceClass parent_class; 6654ecafb7SCédric Le Goater 67b033271fSCédric Le Goater const char *name; 68ba1ba5ccSIgor Mammedov const char *cpu_type; 69b033271fSCédric Le Goater uint32_t silicon_rev; 7074af4eecSCédric Le Goater uint64_t sram_size; 71dbcabeebSCédric Le Goater int spis_num; 72f986ee1dSJoel Stanley int wdts_num; 73d300db02SJoel Stanley int macs_num; 74b456b113SCédric Le Goater const int *irqmap; 75d783d1feSCédric Le Goater const hwaddr *memmap; 76ece09beeSCédric Le Goater uint32_t num_cpus; 77b033271fSCédric Le Goater } AspeedSoCClass; 78b033271fSCédric Le Goater 79b033271fSCédric Le Goater #define ASPEED_SOC_CLASS(klass) \ 80b033271fSCédric Le Goater OBJECT_CLASS_CHECK(AspeedSoCClass, (klass), TYPE_ASPEED_SOC) 81b033271fSCédric Le Goater #define ASPEED_SOC_GET_CLASS(obj) \ 82b033271fSCédric Le Goater OBJECT_GET_CLASS(AspeedSoCClass, (obj), TYPE_ASPEED_SOC) 8343e3346eSAndrew Jeffery 84b456b113SCédric Le Goater enum { 85b456b113SCédric Le Goater ASPEED_IOMEM, 86b456b113SCédric Le Goater ASPEED_UART1, 87b456b113SCédric Le Goater ASPEED_UART2, 88b456b113SCédric Le Goater ASPEED_UART3, 89b456b113SCédric Le Goater ASPEED_UART4, 90b456b113SCédric Le Goater ASPEED_UART5, 91b456b113SCédric Le Goater ASPEED_VUART, 92b456b113SCédric Le Goater ASPEED_FMC, 93b456b113SCédric Le Goater ASPEED_SPI1, 94b456b113SCédric Le Goater ASPEED_SPI2, 95b456b113SCédric Le Goater ASPEED_VIC, 96b456b113SCédric Le Goater ASPEED_SDMC, 97b456b113SCédric Le Goater ASPEED_SCU, 98b456b113SCédric Le Goater ASPEED_ADC, 99514bcf6fSJoel Stanley ASPEED_VIDEO, 100b456b113SCédric Le Goater ASPEED_SRAM, 1012bea128cSEddie James ASPEED_SDHCI, 102b456b113SCédric Le Goater ASPEED_GPIO, 103f25c0ae1SCédric Le Goater ASPEED_GPIO_1_8V, 104b456b113SCédric Le Goater ASPEED_RTC, 105b456b113SCédric Le Goater ASPEED_TIMER1, 106b456b113SCédric Le Goater ASPEED_TIMER2, 107b456b113SCédric Le Goater ASPEED_TIMER3, 108b456b113SCédric Le Goater ASPEED_TIMER4, 109b456b113SCédric Le Goater ASPEED_TIMER5, 110b456b113SCédric Le Goater ASPEED_TIMER6, 111b456b113SCédric Le Goater ASPEED_TIMER7, 112b456b113SCédric Le Goater ASPEED_TIMER8, 113b456b113SCédric Le Goater ASPEED_WDT, 114b456b113SCédric Le Goater ASPEED_PWM, 115b456b113SCédric Le Goater ASPEED_LPC, 116b456b113SCédric Le Goater ASPEED_IBT, 117b456b113SCédric Le Goater ASPEED_I2C, 118b456b113SCédric Le Goater ASPEED_ETH1, 119b456b113SCédric Le Goater ASPEED_ETH2, 120d300db02SJoel Stanley ASPEED_ETH3, 121d300db02SJoel Stanley ASPEED_ETH4, 122289251b0SCédric Le Goater ASPEED_MII1, 123289251b0SCédric Le Goater ASPEED_MII2, 124289251b0SCédric Le Goater ASPEED_MII3, 125289251b0SCédric Le Goater ASPEED_MII4, 126d783d1feSCédric Le Goater ASPEED_SDRAM, 127118c82e7SEddie James ASPEED_XDMA, 128b456b113SCédric Le Goater }; 129b456b113SCédric Le Goater 130ff90606fSCédric Le Goater #endif /* ASPEED_SOC_H */ 131