143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * 643e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 743e3346eSAndrew Jeffery * 843e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 943e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1043e3346eSAndrew Jeffery */ 1143e3346eSAndrew Jeffery 12ff90606fSCédric Le Goater #ifndef ASPEED_SOC_H 13ff90606fSCédric Le Goater #define ASPEED_SOC_H 1443e3346eSAndrew Jeffery 15f25c0ae1SCédric Le Goater #include "hw/cpu/a15mpcore.h" 1643e3346eSAndrew Jeffery #include "hw/intc/aspeed_vic.h" 17334973bbSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 18c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 19118c82e7SEddie James #include "hw/misc/aspeed_xdma.h" 2043e3346eSAndrew Jeffery #include "hw/timer/aspeed_timer.h" 21ea5dcf4eSPhilippe Mathieu-Daudé #include "hw/rtc/aspeed_rtc.h" 2216020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 237c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 24013befe1SCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 25ea337c65SCédric Le Goater #include "hw/net/ftgmac100.h" 26ec150c7eSMarkus Armbruster #include "target/arm/cpu.h" 27fdcc7c06SRashmica Gupta #include "hw/gpio/aspeed_gpio.h" 282bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 29bfdd34f1SGuenter Roeck #include "hw/usb/hcd-ehci.h" 30*db1015e9SEduardo Habkost #include "qom/object.h" 3143e3346eSAndrew Jeffery 32dbcabeebSCédric Le Goater #define ASPEED_SPIS_NUM 2 33bfdd34f1SGuenter Roeck #define ASPEED_EHCIS_NUM 2 346b2b2a70SJoel Stanley #define ASPEED_WDTS_NUM 4 35ece09beeSCédric Le Goater #define ASPEED_CPUS_NUM 2 36d300db02SJoel Stanley #define ASPEED_MACS_NUM 4 37dbcabeebSCédric Le Goater 38*db1015e9SEduardo Habkost struct AspeedSoCState { 3943e3346eSAndrew Jeffery /*< private >*/ 4043e3346eSAndrew Jeffery DeviceState parent; 4143e3346eSAndrew Jeffery 4243e3346eSAndrew Jeffery /*< public >*/ 43ece09beeSCédric Le Goater ARMCPU cpu[ASPEED_CPUS_NUM]; 44f25c0ae1SCédric Le Goater A15MPPrivState a7mpcore; 4595b56e17SCédric Le Goater MemoryRegion *dram_mr; 4674af4eecSCédric Le Goater MemoryRegion sram; 4743e3346eSAndrew Jeffery AspeedVICState vic; 4875fb4577SJoel Stanley AspeedRtcState rtc; 4943e3346eSAndrew Jeffery AspeedTimerCtrlState timerctrl; 5016020011SCédric Le Goater AspeedI2CState i2c; 51334973bbSAndrew Jeffery AspeedSCUState scu; 52118c82e7SEddie James AspeedXDMAState xdma; 530e5803dfSCédric Le Goater AspeedSMCState fmc; 54dbcabeebSCédric Le Goater AspeedSMCState spi[ASPEED_SPIS_NUM]; 55bfdd34f1SGuenter Roeck EHCISysBusState ehci[ASPEED_EHCIS_NUM]; 56c2da8a8bSCédric Le Goater AspeedSDMCState sdmc; 57f986ee1dSJoel Stanley AspeedWDTState wdt[ASPEED_WDTS_NUM]; 5867340990SCédric Le Goater FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; 59289251b0SCédric Le Goater AspeedMiiState mii[ASPEED_MACS_NUM]; 60fdcc7c06SRashmica Gupta AspeedGPIOState gpio; 61f25c0ae1SCédric Le Goater AspeedGPIOState gpio_1_8v; 622bea128cSEddie James AspeedSDHCIState sdhci; 63a29e3e12SAndrew Jeffery AspeedSDHCIState emmc; 64*db1015e9SEduardo Habkost }; 65*db1015e9SEduardo Habkost typedef struct AspeedSoCState AspeedSoCState; 6643e3346eSAndrew Jeffery 67ff90606fSCédric Le Goater #define TYPE_ASPEED_SOC "aspeed-soc" 68*db1015e9SEduardo Habkost typedef struct AspeedSoCClass AspeedSoCClass; 69ff90606fSCédric Le Goater #define ASPEED_SOC(obj) OBJECT_CHECK(AspeedSoCState, (obj), TYPE_ASPEED_SOC) 7043e3346eSAndrew Jeffery 71*db1015e9SEduardo Habkost struct AspeedSoCClass { 7254ecafb7SCédric Le Goater DeviceClass parent_class; 7354ecafb7SCédric Le Goater 74b033271fSCédric Le Goater const char *name; 75ba1ba5ccSIgor Mammedov const char *cpu_type; 76b033271fSCédric Le Goater uint32_t silicon_rev; 7774af4eecSCédric Le Goater uint64_t sram_size; 78dbcabeebSCédric Le Goater int spis_num; 79bfdd34f1SGuenter Roeck int ehcis_num; 80f986ee1dSJoel Stanley int wdts_num; 81d300db02SJoel Stanley int macs_num; 82b456b113SCédric Le Goater const int *irqmap; 83d783d1feSCédric Le Goater const hwaddr *memmap; 84ece09beeSCédric Le Goater uint32_t num_cpus; 85*db1015e9SEduardo Habkost }; 86b033271fSCédric Le Goater 87b033271fSCédric Le Goater #define ASPEED_SOC_CLASS(klass) \ 88b033271fSCédric Le Goater OBJECT_CLASS_CHECK(AspeedSoCClass, (klass), TYPE_ASPEED_SOC) 89b033271fSCédric Le Goater #define ASPEED_SOC_GET_CLASS(obj) \ 90b033271fSCédric Le Goater OBJECT_GET_CLASS(AspeedSoCClass, (obj), TYPE_ASPEED_SOC) 9143e3346eSAndrew Jeffery 92b456b113SCédric Le Goater enum { 93347df6f8SEduardo Habkost ASPEED_DEV_IOMEM, 94347df6f8SEduardo Habkost ASPEED_DEV_UART1, 95347df6f8SEduardo Habkost ASPEED_DEV_UART2, 96347df6f8SEduardo Habkost ASPEED_DEV_UART3, 97347df6f8SEduardo Habkost ASPEED_DEV_UART4, 98347df6f8SEduardo Habkost ASPEED_DEV_UART5, 99347df6f8SEduardo Habkost ASPEED_DEV_VUART, 100347df6f8SEduardo Habkost ASPEED_DEV_FMC, 101347df6f8SEduardo Habkost ASPEED_DEV_SPI1, 102347df6f8SEduardo Habkost ASPEED_DEV_SPI2, 103347df6f8SEduardo Habkost ASPEED_DEV_EHCI1, 104347df6f8SEduardo Habkost ASPEED_DEV_EHCI2, 105347df6f8SEduardo Habkost ASPEED_DEV_VIC, 106347df6f8SEduardo Habkost ASPEED_DEV_SDMC, 107347df6f8SEduardo Habkost ASPEED_DEV_SCU, 108347df6f8SEduardo Habkost ASPEED_DEV_ADC, 109347df6f8SEduardo Habkost ASPEED_DEV_VIDEO, 110347df6f8SEduardo Habkost ASPEED_DEV_SRAM, 111347df6f8SEduardo Habkost ASPEED_DEV_SDHCI, 112347df6f8SEduardo Habkost ASPEED_DEV_GPIO, 113347df6f8SEduardo Habkost ASPEED_DEV_GPIO_1_8V, 114347df6f8SEduardo Habkost ASPEED_DEV_RTC, 115347df6f8SEduardo Habkost ASPEED_DEV_TIMER1, 116347df6f8SEduardo Habkost ASPEED_DEV_TIMER2, 117347df6f8SEduardo Habkost ASPEED_DEV_TIMER3, 118347df6f8SEduardo Habkost ASPEED_DEV_TIMER4, 119347df6f8SEduardo Habkost ASPEED_DEV_TIMER5, 120347df6f8SEduardo Habkost ASPEED_DEV_TIMER6, 121347df6f8SEduardo Habkost ASPEED_DEV_TIMER7, 122347df6f8SEduardo Habkost ASPEED_DEV_TIMER8, 123347df6f8SEduardo Habkost ASPEED_DEV_WDT, 124347df6f8SEduardo Habkost ASPEED_DEV_PWM, 125347df6f8SEduardo Habkost ASPEED_DEV_LPC, 126347df6f8SEduardo Habkost ASPEED_DEV_IBT, 127347df6f8SEduardo Habkost ASPEED_DEV_I2C, 128347df6f8SEduardo Habkost ASPEED_DEV_ETH1, 129347df6f8SEduardo Habkost ASPEED_DEV_ETH2, 130347df6f8SEduardo Habkost ASPEED_DEV_ETH3, 131347df6f8SEduardo Habkost ASPEED_DEV_ETH4, 132347df6f8SEduardo Habkost ASPEED_DEV_MII1, 133347df6f8SEduardo Habkost ASPEED_DEV_MII2, 134347df6f8SEduardo Habkost ASPEED_DEV_MII3, 135347df6f8SEduardo Habkost ASPEED_DEV_MII4, 136347df6f8SEduardo Habkost ASPEED_DEV_SDRAM, 137347df6f8SEduardo Habkost ASPEED_DEV_XDMA, 138347df6f8SEduardo Habkost ASPEED_DEV_EMMC, 139b456b113SCédric Le Goater }; 140b456b113SCédric Le Goater 141ff90606fSCédric Le Goater #endif /* ASPEED_SOC_H */ 142