143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * 643e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 743e3346eSAndrew Jeffery * 843e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 943e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1043e3346eSAndrew Jeffery */ 1143e3346eSAndrew Jeffery 12ff90606fSCédric Le Goater #ifndef ASPEED_SOC_H 13ff90606fSCédric Le Goater #define ASPEED_SOC_H 1443e3346eSAndrew Jeffery 15f25c0ae1SCédric Le Goater #include "hw/cpu/a15mpcore.h" 16356b230eSSteven Lee #include "hw/arm/armv7m.h" 1743e3346eSAndrew Jeffery #include "hw/intc/aspeed_vic.h" 18334973bbSAndrew Jeffery #include "hw/misc/aspeed_scu.h" 19199fd623SAndrew Jeffery #include "hw/adc/aspeed_adc.h" 20c2da8a8bSCédric Le Goater #include "hw/misc/aspeed_sdmc.h" 21118c82e7SEddie James #include "hw/misc/aspeed_xdma.h" 2243e3346eSAndrew Jeffery #include "hw/timer/aspeed_timer.h" 23ea5dcf4eSPhilippe Mathieu-Daudé #include "hw/rtc/aspeed_rtc.h" 2416020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 253222165dSTroy Lee #include "hw/misc/aspeed_i3c.h" 267c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 27a3888d75SJoel Stanley #include "hw/misc/aspeed_hace.h" 28e1acf581SJoel Stanley #include "hw/misc/aspeed_sbc.h" 29013befe1SCédric Le Goater #include "hw/watchdog/wdt_aspeed.h" 30ea337c65SCédric Le Goater #include "hw/net/ftgmac100.h" 31ec150c7eSMarkus Armbruster #include "target/arm/cpu.h" 32fdcc7c06SRashmica Gupta #include "hw/gpio/aspeed_gpio.h" 332bea128cSEddie James #include "hw/sd/aspeed_sdhci.h" 34bfdd34f1SGuenter Roeck #include "hw/usb/hcd-ehci.h" 35db1015e9SEduardo Habkost #include "qom/object.h" 362ecf1726SCédric Le Goater #include "hw/misc/aspeed_lpc.h" 3780beb085SPeter Delevoryas #include "hw/misc/unimp.h" 3855c57023SPeter Delevoryas #include "hw/misc/aspeed_peci.h" 39*d2b3eaefSPeter Delevoryas #include "hw/char/serial.h" 4043e3346eSAndrew Jeffery 41dbcabeebSCédric Le Goater #define ASPEED_SPIS_NUM 2 42bfdd34f1SGuenter Roeck #define ASPEED_EHCIS_NUM 2 436b2b2a70SJoel Stanley #define ASPEED_WDTS_NUM 4 44ece09beeSCédric Le Goater #define ASPEED_CPUS_NUM 2 45d300db02SJoel Stanley #define ASPEED_MACS_NUM 4 46*d2b3eaefSPeter Delevoryas #define ASPEED_UARTS_NUM 13 47dbcabeebSCédric Le Goater 48db1015e9SEduardo Habkost struct AspeedSoCState { 4943e3346eSAndrew Jeffery /*< private >*/ 5043e3346eSAndrew Jeffery DeviceState parent; 5143e3346eSAndrew Jeffery 5243e3346eSAndrew Jeffery /*< public >*/ 53ece09beeSCédric Le Goater ARMCPU cpu[ASPEED_CPUS_NUM]; 54f25c0ae1SCédric Le Goater A15MPPrivState a7mpcore; 55356b230eSSteven Lee ARMv7MState armv7m; 564dd9d554SPeter Delevoryas MemoryRegion *memory; 5795b56e17SCédric Le Goater MemoryRegion *dram_mr; 58346160cbSCédric Le Goater MemoryRegion dram_container; 5974af4eecSCédric Le Goater MemoryRegion sram; 6043e3346eSAndrew Jeffery AspeedVICState vic; 6175fb4577SJoel Stanley AspeedRtcState rtc; 6243e3346eSAndrew Jeffery AspeedTimerCtrlState timerctrl; 6316020011SCédric Le Goater AspeedI2CState i2c; 643222165dSTroy Lee AspeedI3CState i3c; 65334973bbSAndrew Jeffery AspeedSCUState scu; 66a3888d75SJoel Stanley AspeedHACEState hace; 67118c82e7SEddie James AspeedXDMAState xdma; 68199fd623SAndrew Jeffery AspeedADCState adc; 690e5803dfSCédric Le Goater AspeedSMCState fmc; 70dbcabeebSCédric Le Goater AspeedSMCState spi[ASPEED_SPIS_NUM]; 71bfdd34f1SGuenter Roeck EHCISysBusState ehci[ASPEED_EHCIS_NUM]; 72e1acf581SJoel Stanley AspeedSBCState sbc; 7380beb085SPeter Delevoryas UnimplementedDeviceState sbc_unimplemented; 74c2da8a8bSCédric Le Goater AspeedSDMCState sdmc; 75f986ee1dSJoel Stanley AspeedWDTState wdt[ASPEED_WDTS_NUM]; 7667340990SCédric Le Goater FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; 77289251b0SCédric Le Goater AspeedMiiState mii[ASPEED_MACS_NUM]; 78fdcc7c06SRashmica Gupta AspeedGPIOState gpio; 79f25c0ae1SCédric Le Goater AspeedGPIOState gpio_1_8v; 802bea128cSEddie James AspeedSDHCIState sdhci; 81a29e3e12SAndrew Jeffery AspeedSDHCIState emmc; 822ecf1726SCédric Le Goater AspeedLPCState lpc; 8355c57023SPeter Delevoryas AspeedPECIState peci; 84*d2b3eaefSPeter Delevoryas SerialMM uart[ASPEED_UARTS_NUM]; 85356b230eSSteven Lee Clock *sysclk; 8680beb085SPeter Delevoryas UnimplementedDeviceState iomem; 8780beb085SPeter Delevoryas UnimplementedDeviceState video; 8880beb085SPeter Delevoryas UnimplementedDeviceState emmc_boot_controller; 8980beb085SPeter Delevoryas UnimplementedDeviceState dpmcu; 90db1015e9SEduardo Habkost }; 9143e3346eSAndrew Jeffery 92ff90606fSCédric Le Goater #define TYPE_ASPEED_SOC "aspeed-soc" 93a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(AspeedSoCState, AspeedSoCClass, ASPEED_SOC) 9443e3346eSAndrew Jeffery 95db1015e9SEduardo Habkost struct AspeedSoCClass { 9654ecafb7SCédric Le Goater DeviceClass parent_class; 9754ecafb7SCédric Le Goater 98b033271fSCédric Le Goater const char *name; 99ba1ba5ccSIgor Mammedov const char *cpu_type; 100b033271fSCédric Le Goater uint32_t silicon_rev; 10174af4eecSCédric Le Goater uint64_t sram_size; 102dbcabeebSCédric Le Goater int spis_num; 103bfdd34f1SGuenter Roeck int ehcis_num; 104f986ee1dSJoel Stanley int wdts_num; 105d300db02SJoel Stanley int macs_num; 106c5e1bdb9SPeter Delevoryas int uarts_num; 107b456b113SCédric Le Goater const int *irqmap; 108d783d1feSCédric Le Goater const hwaddr *memmap; 109ece09beeSCédric Le Goater uint32_t num_cpus; 110699db715SCédric Le Goater qemu_irq (*get_irq)(AspeedSoCState *s, int dev); 111db1015e9SEduardo Habkost }; 112b033271fSCédric Le Goater 11343e3346eSAndrew Jeffery 114b456b113SCédric Le Goater enum { 115347df6f8SEduardo Habkost ASPEED_DEV_IOMEM, 116347df6f8SEduardo Habkost ASPEED_DEV_UART1, 117347df6f8SEduardo Habkost ASPEED_DEV_UART2, 118347df6f8SEduardo Habkost ASPEED_DEV_UART3, 119347df6f8SEduardo Habkost ASPEED_DEV_UART4, 120347df6f8SEduardo Habkost ASPEED_DEV_UART5, 121ab5e8605SPeter Delevoryas ASPEED_DEV_UART6, 122ab5e8605SPeter Delevoryas ASPEED_DEV_UART7, 123ab5e8605SPeter Delevoryas ASPEED_DEV_UART8, 124ab5e8605SPeter Delevoryas ASPEED_DEV_UART9, 125ab5e8605SPeter Delevoryas ASPEED_DEV_UART10, 126ab5e8605SPeter Delevoryas ASPEED_DEV_UART11, 127ab5e8605SPeter Delevoryas ASPEED_DEV_UART12, 128ab5e8605SPeter Delevoryas ASPEED_DEV_UART13, 129347df6f8SEduardo Habkost ASPEED_DEV_VUART, 130347df6f8SEduardo Habkost ASPEED_DEV_FMC, 131347df6f8SEduardo Habkost ASPEED_DEV_SPI1, 132347df6f8SEduardo Habkost ASPEED_DEV_SPI2, 133347df6f8SEduardo Habkost ASPEED_DEV_EHCI1, 134347df6f8SEduardo Habkost ASPEED_DEV_EHCI2, 135347df6f8SEduardo Habkost ASPEED_DEV_VIC, 136347df6f8SEduardo Habkost ASPEED_DEV_SDMC, 137347df6f8SEduardo Habkost ASPEED_DEV_SCU, 138347df6f8SEduardo Habkost ASPEED_DEV_ADC, 139e1acf581SJoel Stanley ASPEED_DEV_SBC, 140fe31a2ecSJoel Stanley ASPEED_DEV_EMMC_BC, 141347df6f8SEduardo Habkost ASPEED_DEV_VIDEO, 142347df6f8SEduardo Habkost ASPEED_DEV_SRAM, 143347df6f8SEduardo Habkost ASPEED_DEV_SDHCI, 144347df6f8SEduardo Habkost ASPEED_DEV_GPIO, 145347df6f8SEduardo Habkost ASPEED_DEV_GPIO_1_8V, 146347df6f8SEduardo Habkost ASPEED_DEV_RTC, 147347df6f8SEduardo Habkost ASPEED_DEV_TIMER1, 148347df6f8SEduardo Habkost ASPEED_DEV_TIMER2, 149347df6f8SEduardo Habkost ASPEED_DEV_TIMER3, 150347df6f8SEduardo Habkost ASPEED_DEV_TIMER4, 151347df6f8SEduardo Habkost ASPEED_DEV_TIMER5, 152347df6f8SEduardo Habkost ASPEED_DEV_TIMER6, 153347df6f8SEduardo Habkost ASPEED_DEV_TIMER7, 154347df6f8SEduardo Habkost ASPEED_DEV_TIMER8, 155347df6f8SEduardo Habkost ASPEED_DEV_WDT, 156347df6f8SEduardo Habkost ASPEED_DEV_PWM, 157347df6f8SEduardo Habkost ASPEED_DEV_LPC, 158347df6f8SEduardo Habkost ASPEED_DEV_IBT, 159347df6f8SEduardo Habkost ASPEED_DEV_I2C, 16055c57023SPeter Delevoryas ASPEED_DEV_PECI, 161347df6f8SEduardo Habkost ASPEED_DEV_ETH1, 162347df6f8SEduardo Habkost ASPEED_DEV_ETH2, 163347df6f8SEduardo Habkost ASPEED_DEV_ETH3, 164347df6f8SEduardo Habkost ASPEED_DEV_ETH4, 165347df6f8SEduardo Habkost ASPEED_DEV_MII1, 166347df6f8SEduardo Habkost ASPEED_DEV_MII2, 167347df6f8SEduardo Habkost ASPEED_DEV_MII3, 168347df6f8SEduardo Habkost ASPEED_DEV_MII4, 169347df6f8SEduardo Habkost ASPEED_DEV_SDRAM, 170347df6f8SEduardo Habkost ASPEED_DEV_XDMA, 171347df6f8SEduardo Habkost ASPEED_DEV_EMMC, 172c59f781eSAndrew Jeffery ASPEED_DEV_KCS, 173a3888d75SJoel Stanley ASPEED_DEV_HACE, 174d9e9cd59STroy Lee ASPEED_DEV_DPMCU, 175d9e9cd59STroy Lee ASPEED_DEV_DP, 1763222165dSTroy Lee ASPEED_DEV_I3C, 177b456b113SCédric Le Goater }; 178b456b113SCédric Le Goater 179699db715SCédric Le Goater qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev); 180*d2b3eaefSPeter Delevoryas bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp); 181*d2b3eaefSPeter Delevoryas void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr); 182346160cbSCédric Le Goater bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp); 1835bfcbda7SPeter Delevoryas void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr); 18480beb085SPeter Delevoryas void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev, 18580beb085SPeter Delevoryas const char *name, hwaddr addr, 18680beb085SPeter Delevoryas uint64_t size); 187699db715SCédric Le Goater 188ff90606fSCédric Le Goater #endif /* ASPEED_SOC_H */ 189